1
2
3
4
5
6
7
8
9
10#include "hw/sysbus.h"
11#include "hw/devices.h"
12#include "hw/boards.h"
13#include "hw/arm/arm.h"
14#include "hw/misc/arm_integrator_debug.h"
15#include "net/net.h"
16#include "exec/address-spaces.h"
17#include "sysemu/sysemu.h"
18#include "qemu/error-report.h"
19
20#define TYPE_INTEGRATOR_CM "integrator_core"
21#define INTEGRATOR_CM(obj) \
22 OBJECT_CHECK(IntegratorCMState, (obj), TYPE_INTEGRATOR_CM)
23
24typedef struct IntegratorCMState {
25
26 SysBusDevice parent_obj;
27
28
29 MemoryRegion iomem;
30 uint32_t memsz;
31 MemoryRegion flash;
32 uint32_t cm_osc;
33 uint32_t cm_ctrl;
34 uint32_t cm_lock;
35 uint32_t cm_auxosc;
36 uint32_t cm_sdram;
37 uint32_t cm_init;
38 uint32_t cm_flags;
39 uint32_t cm_nvflags;
40 uint32_t cm_refcnt_offset;
41 uint32_t int_level;
42 uint32_t irq_enabled;
43 uint32_t fiq_enabled;
44} IntegratorCMState;
45
46static uint8_t integrator_spd[128] = {
47 128, 8, 4, 11, 9, 1, 64, 0, 2, 0xa0, 0xa0, 0, 0, 8, 0, 1,
48 0xe, 4, 0x1c, 1, 2, 0x20, 0xc0, 0, 0, 0, 0, 0x30, 0x28, 0x30, 0x28, 0x40
49};
50
51static uint64_t integratorcm_read(void *opaque, hwaddr offset,
52 unsigned size)
53{
54 IntegratorCMState *s = opaque;
55 if (offset >= 0x100 && offset < 0x200) {
56
57 if (offset >= 0x180)
58 return 0;
59 return integrator_spd[offset >> 2];
60 }
61 switch (offset >> 2) {
62 case 0:
63 return 0x411a3001;
64 case 1:
65 return 0;
66 case 2:
67 return s->cm_osc;
68 case 3:
69 return s->cm_ctrl;
70 case 4:
71 return 0x00100000;
72 case 5:
73 if (s->cm_lock == 0xa05f) {
74 return 0x1a05f;
75 } else {
76 return s->cm_lock;
77 }
78 case 6:
79
80 hw_error("integratorcm_read: CM_LMBUSCNT");
81 case 7:
82 return s->cm_auxosc;
83 case 8:
84 return s->cm_sdram;
85 case 9:
86 return s->cm_init;
87 case 10:
88
89
90
91
92 return (uint32_t)muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
93 1000) - s->cm_refcnt_offset;
94 case 12:
95 return s->cm_flags;
96 case 14:
97 return s->cm_nvflags;
98 case 16:
99 return s->int_level & s->irq_enabled;
100 case 17:
101 return s->int_level;
102 case 18:
103 return s->irq_enabled;
104 case 20:
105 return s->int_level & 1;
106 case 24:
107 return s->int_level & s->fiq_enabled;
108 case 25:
109 return s->int_level;
110 case 26:
111 return s->fiq_enabled;
112 case 32:
113 case 33:
114 case 34:
115 case 35:
116
117 return 0;
118 default:
119 hw_error("integratorcm_read: Unimplemented offset 0x%x\n",
120 (int)offset);
121 return 0;
122 }
123}
124
125static void integratorcm_do_remap(IntegratorCMState *s)
126{
127
128
129
130 memory_region_set_enabled(&s->flash, !(s->cm_ctrl & 4));
131}
132
133static void integratorcm_set_ctrl(IntegratorCMState *s, uint32_t value)
134{
135 if (value & 8) {
136 qemu_system_reset_request();
137 }
138 if ((s->cm_ctrl ^ value) & 1) {
139
140
141
142
143
144 }
145
146 s->cm_ctrl = (s->cm_ctrl & ~5) | (value & 5);
147 integratorcm_do_remap(s);
148}
149
150static void integratorcm_update(IntegratorCMState *s)
151{
152
153
154 if (s->int_level & (s->irq_enabled | s->fiq_enabled))
155 hw_error("Core module interrupt\n");
156}
157
158static void integratorcm_write(void *opaque, hwaddr offset,
159 uint64_t value, unsigned size)
160{
161 IntegratorCMState *s = opaque;
162 switch (offset >> 2) {
163 case 2:
164 if (s->cm_lock == 0xa05f)
165 s->cm_osc = value;
166 break;
167 case 3:
168 integratorcm_set_ctrl(s, value);
169 break;
170 case 5:
171 s->cm_lock = value & 0xffff;
172 break;
173 case 7:
174 if (s->cm_lock == 0xa05f)
175 s->cm_auxosc = value;
176 break;
177 case 8:
178 s->cm_sdram = value;
179 break;
180 case 9:
181
182 s->cm_init = value;
183 break;
184 case 12:
185 s->cm_flags |= value;
186 break;
187 case 13:
188 s->cm_flags &= ~value;
189 break;
190 case 14:
191 s->cm_nvflags |= value;
192 break;
193 case 15:
194 s->cm_nvflags &= ~value;
195 break;
196 case 18:
197 s->irq_enabled |= value;
198 integratorcm_update(s);
199 break;
200 case 19:
201 s->irq_enabled &= ~value;
202 integratorcm_update(s);
203 break;
204 case 20:
205 s->int_level |= (value & 1);
206 integratorcm_update(s);
207 break;
208 case 21:
209 s->int_level &= ~(value & 1);
210 integratorcm_update(s);
211 break;
212 case 26:
213 s->fiq_enabled |= value;
214 integratorcm_update(s);
215 break;
216 case 27:
217 s->fiq_enabled &= ~value;
218 integratorcm_update(s);
219 break;
220 case 32:
221 case 33:
222 case 34:
223 case 35:
224
225 break;
226 default:
227 hw_error("integratorcm_write: Unimplemented offset 0x%x\n",
228 (int)offset);
229 break;
230 }
231}
232
233
234
235static const MemoryRegionOps integratorcm_ops = {
236 .read = integratorcm_read,
237 .write = integratorcm_write,
238 .endianness = DEVICE_NATIVE_ENDIAN,
239};
240
241static int integratorcm_init(SysBusDevice *dev)
242{
243 IntegratorCMState *s = INTEGRATOR_CM(dev);
244
245 s->cm_osc = 0x01000048;
246
247 s->cm_auxosc = 0x0007feff;
248 s->cm_sdram = 0x00011122;
249 if (s->memsz >= 256) {
250 integrator_spd[31] = 64;
251 s->cm_sdram |= 0x10;
252 } else if (s->memsz >= 128) {
253 integrator_spd[31] = 32;
254 s->cm_sdram |= 0x0c;
255 } else if (s->memsz >= 64) {
256 integrator_spd[31] = 16;
257 s->cm_sdram |= 0x08;
258 } else if (s->memsz >= 32) {
259 integrator_spd[31] = 4;
260 s->cm_sdram |= 0x04;
261 } else {
262 integrator_spd[31] = 2;
263 }
264 memcpy(integrator_spd + 73, "QEMU-MEMORY", 11);
265 s->cm_init = 0x00000112;
266 s->cm_refcnt_offset = muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24,
267 1000);
268 memory_region_init_ram(&s->flash, OBJECT(s), "integrator.flash", 0x100000,
269 &error_abort);
270 vmstate_register_ram_global(&s->flash);
271
272 memory_region_init_io(&s->iomem, OBJECT(s), &integratorcm_ops, s,
273 "integratorcm", 0x00800000);
274 sysbus_init_mmio(dev, &s->iomem);
275
276 integratorcm_do_remap(s);
277
278 return 0;
279}
280
281
282
283
284#define TYPE_INTEGRATOR_PIC "integrator_pic"
285#define INTEGRATOR_PIC(obj) \
286 OBJECT_CHECK(icp_pic_state, (obj), TYPE_INTEGRATOR_PIC)
287
288typedef struct icp_pic_state {
289
290 SysBusDevice parent_obj;
291
292
293 MemoryRegion iomem;
294 uint32_t level;
295 uint32_t irq_enabled;
296 uint32_t fiq_enabled;
297 qemu_irq parent_irq;
298 qemu_irq parent_fiq;
299} icp_pic_state;
300
301static void icp_pic_update(icp_pic_state *s)
302{
303 uint32_t flags;
304
305 flags = (s->level & s->irq_enabled);
306 qemu_set_irq(s->parent_irq, flags != 0);
307 flags = (s->level & s->fiq_enabled);
308 qemu_set_irq(s->parent_fiq, flags != 0);
309}
310
311static void icp_pic_set_irq(void *opaque, int irq, int level)
312{
313 icp_pic_state *s = (icp_pic_state *)opaque;
314 if (level)
315 s->level |= 1 << irq;
316 else
317 s->level &= ~(1 << irq);
318 icp_pic_update(s);
319}
320
321static uint64_t icp_pic_read(void *opaque, hwaddr offset,
322 unsigned size)
323{
324 icp_pic_state *s = (icp_pic_state *)opaque;
325
326 switch (offset >> 2) {
327 case 0:
328 return s->level & s->irq_enabled;
329 case 1:
330 return s->level;
331 case 2:
332 return s->irq_enabled;
333 case 4:
334 return s->level & 1;
335 case 8:
336 return s->level & s->fiq_enabled;
337 case 9:
338 return s->level;
339 case 10:
340 return s->fiq_enabled;
341 case 3:
342 case 5:
343 case 11:
344 default:
345 printf ("icp_pic_read: Bad register offset 0x%x\n", (int)offset);
346 return 0;
347 }
348}
349
350static void icp_pic_write(void *opaque, hwaddr offset,
351 uint64_t value, unsigned size)
352{
353 icp_pic_state *s = (icp_pic_state *)opaque;
354
355 switch (offset >> 2) {
356 case 2:
357 s->irq_enabled |= value;
358 break;
359 case 3:
360 s->irq_enabled &= ~value;
361 break;
362 case 4:
363 if (value & 1)
364 icp_pic_set_irq(s, 0, 1);
365 break;
366 case 5:
367 if (value & 1)
368 icp_pic_set_irq(s, 0, 0);
369 break;
370 case 10:
371 s->fiq_enabled |= value;
372 break;
373 case 11:
374 s->fiq_enabled &= ~value;
375 break;
376 case 0:
377 case 1:
378 case 8:
379 case 9:
380 default:
381 printf ("icp_pic_write: Bad register offset 0x%x\n", (int)offset);
382 return;
383 }
384 icp_pic_update(s);
385}
386
387static const MemoryRegionOps icp_pic_ops = {
388 .read = icp_pic_read,
389 .write = icp_pic_write,
390 .endianness = DEVICE_NATIVE_ENDIAN,
391};
392
393static int icp_pic_init(SysBusDevice *sbd)
394{
395 DeviceState *dev = DEVICE(sbd);
396 icp_pic_state *s = INTEGRATOR_PIC(dev);
397
398 qdev_init_gpio_in(dev, icp_pic_set_irq, 32);
399 sysbus_init_irq(sbd, &s->parent_irq);
400 sysbus_init_irq(sbd, &s->parent_fiq);
401 memory_region_init_io(&s->iomem, OBJECT(s), &icp_pic_ops, s,
402 "icp-pic", 0x00800000);
403 sysbus_init_mmio(sbd, &s->iomem);
404 return 0;
405}
406
407
408
409#define TYPE_ICP_CONTROL_REGS "icp-ctrl-regs"
410#define ICP_CONTROL_REGS(obj) \
411 OBJECT_CHECK(ICPCtrlRegsState, (obj), TYPE_ICP_CONTROL_REGS)
412
413typedef struct ICPCtrlRegsState {
414
415 SysBusDevice parent_obj;
416
417
418 MemoryRegion iomem;
419
420 qemu_irq mmc_irq;
421 uint32_t intreg_state;
422} ICPCtrlRegsState;
423
424#define ICP_GPIO_MMC_WPROT "mmc-wprot"
425#define ICP_GPIO_MMC_CARDIN "mmc-cardin"
426
427#define ICP_INTREG_WPROT (1 << 0)
428#define ICP_INTREG_CARDIN (1 << 3)
429
430static uint64_t icp_control_read(void *opaque, hwaddr offset,
431 unsigned size)
432{
433 ICPCtrlRegsState *s = opaque;
434
435 switch (offset >> 2) {
436 case 0:
437 return 0x41034003;
438 case 1:
439 return 0;
440 case 2:
441 return s->intreg_state;
442 case 3:
443 return 0x11;
444 default:
445 hw_error("icp_control_read: Bad offset %x\n", (int)offset);
446 return 0;
447 }
448}
449
450static void icp_control_write(void *opaque, hwaddr offset,
451 uint64_t value, unsigned size)
452{
453 ICPCtrlRegsState *s = opaque;
454
455 switch (offset >> 2) {
456 case 2:
457 s->intreg_state &= ~(value & ICP_INTREG_CARDIN);
458 qemu_set_irq(s->mmc_irq, !!(s->intreg_state & ICP_INTREG_CARDIN));
459 break;
460 case 1:
461 case 3:
462
463 break;
464 default:
465 hw_error("icp_control_write: Bad offset %x\n", (int)offset);
466 }
467}
468
469static const MemoryRegionOps icp_control_ops = {
470 .read = icp_control_read,
471 .write = icp_control_write,
472 .endianness = DEVICE_NATIVE_ENDIAN,
473};
474
475static void icp_control_mmc_wprot(void *opaque, int line, int level)
476{
477 ICPCtrlRegsState *s = opaque;
478
479 s->intreg_state &= ~ICP_INTREG_WPROT;
480 if (level) {
481 s->intreg_state |= ICP_INTREG_WPROT;
482 }
483}
484
485static void icp_control_mmc_cardin(void *opaque, int line, int level)
486{
487 ICPCtrlRegsState *s = opaque;
488
489
490 if (level) {
491 s->intreg_state |= ICP_INTREG_CARDIN;
492 qemu_set_irq(s->mmc_irq, 1);
493 }
494}
495
496static void icp_control_init(Object *obj)
497{
498 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
499 ICPCtrlRegsState *s = ICP_CONTROL_REGS(obj);
500 DeviceState *dev = DEVICE(obj);
501
502 memory_region_init_io(&s->iomem, OBJECT(s), &icp_control_ops, s,
503 "icp_ctrl_regs", 0x00800000);
504 sysbus_init_mmio(sbd, &s->iomem);
505
506 qdev_init_gpio_in_named(dev, icp_control_mmc_wprot, ICP_GPIO_MMC_WPROT, 1);
507 qdev_init_gpio_in_named(dev, icp_control_mmc_cardin,
508 ICP_GPIO_MMC_CARDIN, 1);
509 sysbus_init_irq(sbd, &s->mmc_irq);
510}
511
512
513
514
515static struct arm_boot_info integrator_binfo = {
516 .loader_start = 0x0,
517 .board_id = 0x113,
518};
519
520static void integratorcp_init(MachineState *machine)
521{
522 ram_addr_t ram_size = machine->ram_size;
523 const char *cpu_model = machine->cpu_model;
524 const char *kernel_filename = machine->kernel_filename;
525 const char *kernel_cmdline = machine->kernel_cmdline;
526 const char *initrd_filename = machine->initrd_filename;
527 ObjectClass *cpu_oc;
528 Object *cpuobj;
529 ARMCPU *cpu;
530 MemoryRegion *address_space_mem = get_system_memory();
531 MemoryRegion *ram = g_new(MemoryRegion, 1);
532 MemoryRegion *ram_alias = g_new(MemoryRegion, 1);
533 qemu_irq pic[32];
534 DeviceState *dev, *sic, *icp;
535 int i;
536 Error *err = NULL;
537
538 if (!cpu_model) {
539 cpu_model = "arm926";
540 }
541
542 cpu_oc = cpu_class_by_name(TYPE_ARM_CPU, cpu_model);
543 if (!cpu_oc) {
544 fprintf(stderr, "Unable to find CPU definition\n");
545 exit(1);
546 }
547
548 cpuobj = object_new(object_class_get_name(cpu_oc));
549
550
551
552
553
554 if (object_property_find(cpuobj, "has_el3", NULL)) {
555 object_property_set_bool(cpuobj, false, "has_el3", &err);
556 if (err) {
557 error_report_err(err);
558 exit(1);
559 }
560 }
561
562 object_property_set_bool(cpuobj, true, "realized", &err);
563 if (err) {
564 error_report_err(err);
565 exit(1);
566 }
567
568 cpu = ARM_CPU(cpuobj);
569
570 memory_region_allocate_system_memory(ram, NULL, "integrator.ram",
571 ram_size);
572
573
574
575 memory_region_add_subregion(address_space_mem, 0, ram);
576
577 memory_region_init_alias(ram_alias, NULL, "ram.alias", ram, 0, ram_size);
578 memory_region_add_subregion(address_space_mem, 0x80000000, ram_alias);
579
580 dev = qdev_create(NULL, TYPE_INTEGRATOR_CM);
581 qdev_prop_set_uint32(dev, "memsz", ram_size >> 20);
582 qdev_init_nofail(dev);
583 sysbus_mmio_map((SysBusDevice *)dev, 0, 0x10000000);
584
585 dev = sysbus_create_varargs(TYPE_INTEGRATOR_PIC, 0x14000000,
586 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_IRQ),
587 qdev_get_gpio_in(DEVICE(cpu), ARM_CPU_FIQ),
588 NULL);
589 for (i = 0; i < 32; i++) {
590 pic[i] = qdev_get_gpio_in(dev, i);
591 }
592 sic = sysbus_create_simple(TYPE_INTEGRATOR_PIC, 0xca000000, pic[26]);
593 sysbus_create_varargs("integrator_pit", 0x13000000,
594 pic[5], pic[6], pic[7], NULL);
595 sysbus_create_simple("pl031", 0x15000000, pic[8]);
596 sysbus_create_simple("pl011", 0x16000000, pic[1]);
597 sysbus_create_simple("pl011", 0x17000000, pic[2]);
598 icp = sysbus_create_simple(TYPE_ICP_CONTROL_REGS, 0xcb000000,
599 qdev_get_gpio_in(sic, 3));
600 sysbus_create_simple("pl050_keyboard", 0x18000000, pic[3]);
601 sysbus_create_simple("pl050_mouse", 0x19000000, pic[4]);
602 sysbus_create_simple(TYPE_INTEGRATOR_DEBUG, 0x1a000000, 0);
603
604 dev = sysbus_create_varargs("pl181", 0x1c000000, pic[23], pic[24], NULL);
605 qdev_connect_gpio_out(dev, 0,
606 qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_WPROT, 0));
607 qdev_connect_gpio_out(dev, 1,
608 qdev_get_gpio_in_named(icp, ICP_GPIO_MMC_CARDIN, 0));
609
610 if (nd_table[0].used)
611 smc91c111_init(&nd_table[0], 0xc8000000, pic[27]);
612
613 sysbus_create_simple("pl110", 0xc0000000, pic[22]);
614
615 integrator_binfo.ram_size = ram_size;
616 integrator_binfo.kernel_filename = kernel_filename;
617 integrator_binfo.kernel_cmdline = kernel_cmdline;
618 integrator_binfo.initrd_filename = initrd_filename;
619 arm_load_kernel(cpu, &integrator_binfo);
620}
621
622static QEMUMachine integratorcp_machine = {
623 .name = "integratorcp",
624 .desc = "ARM Integrator/CP (ARM926EJ-S)",
625 .init = integratorcp_init,
626};
627
628static void integratorcp_machine_init(void)
629{
630 qemu_register_machine(&integratorcp_machine);
631}
632
633machine_init(integratorcp_machine_init);
634
635static Property core_properties[] = {
636 DEFINE_PROP_UINT32("memsz", IntegratorCMState, memsz, 0),
637 DEFINE_PROP_END_OF_LIST(),
638};
639
640static void core_class_init(ObjectClass *klass, void *data)
641{
642 DeviceClass *dc = DEVICE_CLASS(klass);
643 SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass);
644
645 k->init = integratorcm_init;
646 dc->props = core_properties;
647}
648
649static const TypeInfo core_info = {
650 .name = TYPE_INTEGRATOR_CM,
651 .parent = TYPE_SYS_BUS_DEVICE,
652 .instance_size = sizeof(IntegratorCMState),
653 .class_init = core_class_init,
654};
655
656static void icp_pic_class_init(ObjectClass *klass, void *data)
657{
658 SysBusDeviceClass *sdc = SYS_BUS_DEVICE_CLASS(klass);
659
660 sdc->init = icp_pic_init;
661}
662
663static const TypeInfo icp_pic_info = {
664 .name = TYPE_INTEGRATOR_PIC,
665 .parent = TYPE_SYS_BUS_DEVICE,
666 .instance_size = sizeof(icp_pic_state),
667 .class_init = icp_pic_class_init,
668};
669
670static const TypeInfo icp_ctrl_regs_info = {
671 .name = TYPE_ICP_CONTROL_REGS,
672 .parent = TYPE_SYS_BUS_DEVICE,
673 .instance_size = sizeof(ICPCtrlRegsState),
674 .instance_init = icp_control_init,
675};
676
677static void integratorcp_register_types(void)
678{
679 type_register_static(&icp_pic_info);
680 type_register_static(&core_info);
681 type_register_static(&icp_ctrl_regs_info);
682}
683
684type_init(integratorcp_register_types)
685