1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include "qemu/osdep.h"
26#include "qapi/error.h"
27#include "qemu-common.h"
28#include "hw/arm/arm.h"
29#include "exec/address-spaces.h"
30#include "hw/arm/stm32f205_soc.h"
31
32
33static const uint32_t timer_addr[STM_NUM_TIMERS] = { 0x40000000, 0x40000400,
34 0x40000800, 0x40000C00 };
35static const uint32_t usart_addr[STM_NUM_USARTS] = { 0x40011000, 0x40004400,
36 0x40004800, 0x40004C00, 0x40005000, 0x40011400 };
37static const uint32_t adc_addr[STM_NUM_ADCS] = { 0x40012000, 0x40012100,
38 0x40012200 };
39static const uint32_t spi_addr[STM_NUM_SPIS] = { 0x40013000, 0x40003800,
40 0x40003C00 };
41
42static const int timer_irq[STM_NUM_TIMERS] = {28, 29, 30, 50};
43static const int usart_irq[STM_NUM_USARTS] = {37, 38, 39, 52, 53, 71};
44#define ADC_IRQ 18
45static const int spi_irq[STM_NUM_SPIS] = {35, 36, 51};
46
47static void stm32f205_soc_initfn(Object *obj)
48{
49 STM32F205State *s = STM32F205_SOC(obj);
50 int i;
51
52 sysbus_init_child_obj(obj, "armv7m", &s->armv7m, sizeof(s->armv7m),
53 TYPE_ARMV7M);
54
55 sysbus_init_child_obj(obj, "syscfg", &s->syscfg, sizeof(s->syscfg),
56 TYPE_STM32F2XX_SYSCFG);
57
58 for (i = 0; i < STM_NUM_USARTS; i++) {
59 sysbus_init_child_obj(obj, "usart[*]", &s->usart[i],
60 sizeof(s->usart[i]), TYPE_STM32F2XX_USART);
61 }
62
63 for (i = 0; i < STM_NUM_TIMERS; i++) {
64 sysbus_init_child_obj(obj, "timer[*]", &s->timer[i],
65 sizeof(s->timer[i]), TYPE_STM32F2XX_TIMER);
66 }
67
68 s->adc_irqs = OR_IRQ(object_new(TYPE_OR_IRQ));
69
70 for (i = 0; i < STM_NUM_ADCS; i++) {
71 sysbus_init_child_obj(obj, "adc[*]", &s->adc[i], sizeof(s->adc[i]),
72 TYPE_STM32F2XX_ADC);
73 }
74
75 for (i = 0; i < STM_NUM_SPIS; i++) {
76 sysbus_init_child_obj(obj, "spi[*]", &s->spi[i], sizeof(s->spi[i]),
77 TYPE_STM32F2XX_SPI);
78 }
79}
80
81static void stm32f205_soc_realize(DeviceState *dev_soc, Error **errp)
82{
83 STM32F205State *s = STM32F205_SOC(dev_soc);
84 DeviceState *dev, *armv7m;
85 SysBusDevice *busdev;
86 Error *err = NULL;
87 int i;
88
89 MemoryRegion *system_memory = get_system_memory();
90 MemoryRegion *sram = g_new(MemoryRegion, 1);
91 MemoryRegion *flash = g_new(MemoryRegion, 1);
92 MemoryRegion *flash_alias = g_new(MemoryRegion, 1);
93
94 memory_region_init_ram(flash, NULL, "STM32F205.flash", FLASH_SIZE,
95 &error_fatal);
96 memory_region_init_alias(flash_alias, NULL, "STM32F205.flash.alias",
97 flash, 0, FLASH_SIZE);
98
99 memory_region_set_readonly(flash, true);
100 memory_region_set_readonly(flash_alias, true);
101
102 memory_region_add_subregion(system_memory, FLASH_BASE_ADDRESS, flash);
103 memory_region_add_subregion(system_memory, 0, flash_alias);
104
105 memory_region_init_ram(sram, NULL, "STM32F205.sram", SRAM_SIZE,
106 &error_fatal);
107 memory_region_add_subregion(system_memory, SRAM_BASE_ADDRESS, sram);
108
109 armv7m = DEVICE(&s->armv7m);
110 qdev_prop_set_uint32(armv7m, "num-irq", 96);
111 qdev_prop_set_string(armv7m, "cpu-type", s->cpu_type);
112 object_property_set_link(OBJECT(&s->armv7m), OBJECT(get_system_memory()),
113 "memory", &error_abort);
114 object_property_set_bool(OBJECT(&s->armv7m), true, "realized", &err);
115 if (err != NULL) {
116 error_propagate(errp, err);
117 return;
118 }
119
120
121 dev = DEVICE(&s->syscfg);
122 object_property_set_bool(OBJECT(&s->syscfg), true, "realized", &err);
123 if (err != NULL) {
124 error_propagate(errp, err);
125 return;
126 }
127 busdev = SYS_BUS_DEVICE(dev);
128 sysbus_mmio_map(busdev, 0, 0x40013800);
129 sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, 71));
130
131
132 for (i = 0; i < STM_NUM_USARTS; i++) {
133 dev = DEVICE(&(s->usart[i]));
134 qdev_prop_set_chr(dev, "chardev", serial_hd(i));
135 object_property_set_bool(OBJECT(&s->usart[i]), true, "realized", &err);
136 if (err != NULL) {
137 error_propagate(errp, err);
138 return;
139 }
140 busdev = SYS_BUS_DEVICE(dev);
141 sysbus_mmio_map(busdev, 0, usart_addr[i]);
142 sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, usart_irq[i]));
143 }
144
145
146 for (i = 0; i < STM_NUM_TIMERS; i++) {
147 dev = DEVICE(&(s->timer[i]));
148 qdev_prop_set_uint64(dev, "clock-frequency", 1000000000);
149 object_property_set_bool(OBJECT(&s->timer[i]), true, "realized", &err);
150 if (err != NULL) {
151 error_propagate(errp, err);
152 return;
153 }
154 busdev = SYS_BUS_DEVICE(dev);
155 sysbus_mmio_map(busdev, 0, timer_addr[i]);
156 sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, timer_irq[i]));
157 }
158
159
160 object_property_set_int(OBJECT(s->adc_irqs), STM_NUM_ADCS,
161 "num-lines", &err);
162 object_property_set_bool(OBJECT(s->adc_irqs), true, "realized", &err);
163 if (err != NULL) {
164 error_propagate(errp, err);
165 return;
166 }
167 qdev_connect_gpio_out(DEVICE(s->adc_irqs), 0,
168 qdev_get_gpio_in(armv7m, ADC_IRQ));
169
170 for (i = 0; i < STM_NUM_ADCS; i++) {
171 dev = DEVICE(&(s->adc[i]));
172 object_property_set_bool(OBJECT(&s->adc[i]), true, "realized", &err);
173 if (err != NULL) {
174 error_propagate(errp, err);
175 return;
176 }
177 busdev = SYS_BUS_DEVICE(dev);
178 sysbus_mmio_map(busdev, 0, adc_addr[i]);
179 sysbus_connect_irq(busdev, 0,
180 qdev_get_gpio_in(DEVICE(s->adc_irqs), i));
181 }
182
183
184 for (i = 0; i < STM_NUM_SPIS; i++) {
185 dev = DEVICE(&(s->spi[i]));
186 object_property_set_bool(OBJECT(&s->spi[i]), true, "realized", &err);
187 if (err != NULL) {
188 error_propagate(errp, err);
189 return;
190 }
191 busdev = SYS_BUS_DEVICE(dev);
192 sysbus_mmio_map(busdev, 0, spi_addr[i]);
193 sysbus_connect_irq(busdev, 0, qdev_get_gpio_in(armv7m, spi_irq[i]));
194 }
195}
196
197static Property stm32f205_soc_properties[] = {
198 DEFINE_PROP_STRING("cpu-type", STM32F205State, cpu_type),
199 DEFINE_PROP_END_OF_LIST(),
200};
201
202static void stm32f205_soc_class_init(ObjectClass *klass, void *data)
203{
204 DeviceClass *dc = DEVICE_CLASS(klass);
205
206 dc->realize = stm32f205_soc_realize;
207 dc->props = stm32f205_soc_properties;
208}
209
210static const TypeInfo stm32f205_soc_info = {
211 .name = TYPE_STM32F205_SOC,
212 .parent = TYPE_SYS_BUS_DEVICE,
213 .instance_size = sizeof(STM32F205State),
214 .instance_init = stm32f205_soc_initfn,
215 .class_init = stm32f205_soc_class_init,
216};
217
218static void stm32f205_soc_types(void)
219{
220 type_register_static(&stm32f205_soc_info);
221}
222
223type_init(stm32f205_soc_types)
224