qemu/hw/display/trace-events
<<
>>
Prefs
   1# See docs/devel/tracing.txt for syntax documentation.
   2
   3# hw/display/jazz_led.c
   4jazz_led_read(uint64_t addr, uint8_t val) "read addr=0x%"PRIx64": 0x%x"
   5jazz_led_write(uint64_t addr, uint8_t new) "write addr=0x%"PRIx64": 0x%x"
   6
   7# hw/display/xenfb.c
   8xenfb_mouse_event(void *opaque, int dx, int dy, int dz, int button_state, int abs_pointer_wanted) "%p x %d y %d z %d bs 0x%x abs %d"
   9xenfb_key_event(void *opaque, int scancode, int button_state) "%p scancode %d bs 0x%x"
  10xenfb_input_connected(void *xendev, int abs_pointer_wanted) "%p abs %d"
  11
  12# hw/display/g364fb.c
  13g364fb_read(uint64_t addr, uint32_t val) "read addr=0x%"PRIx64": 0x%x"
  14g364fb_write(uint64_t addr, uint32_t new) "write addr=0x%"PRIx64": 0x%x"
  15
  16# hw/display/milkymist-tmu2.c
  17milkymist_tmu2_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
  18milkymist_tmu2_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
  19milkymist_tmu2_start(void) "Start TMU"
  20milkymist_tmu2_pulse_irq(void) "Pulse IRQ"
  21
  22# hw/display/milkymist-vgafb.c
  23milkymist_vgafb_memory_read(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
  24milkymist_vgafb_memory_write(uint32_t addr, uint32_t value) "addr 0x%08x value 0x%08x"
  25
  26# hw/display/vmware_vga.c
  27vmware_value_read(uint32_t index, uint32_t value) "index %d, value 0x%x"
  28vmware_value_write(uint32_t index, uint32_t value) "index %d, value 0x%x"
  29vmware_palette_read(uint32_t index, uint32_t value) "index %d, value 0x%x"
  30vmware_palette_write(uint32_t index, uint32_t value) "index %d, value 0x%x"
  31vmware_scratch_read(uint32_t index, uint32_t value) "index %d, value 0x%x"
  32vmware_scratch_write(uint32_t index, uint32_t value) "index %d, value 0x%x"
  33vmware_setmode(uint32_t w, uint32_t h, uint32_t bpp) "%dx%d @ %d bpp"
  34
  35# hw/display/virtio-gpu.c
  36virtio_gpu_features(bool virgl) "virgl %d"
  37virtio_gpu_cmd_get_display_info(void) ""
  38virtio_gpu_cmd_set_scanout(uint32_t id, uint32_t res, uint32_t w, uint32_t h, uint32_t x, uint32_t y) "id %d, res 0x%x, w %d, h %d, x %d, y %d"
  39virtio_gpu_cmd_res_create_2d(uint32_t res, uint32_t fmt, uint32_t w, uint32_t h) "res 0x%x, fmt 0x%x, w %d, h %d"
  40virtio_gpu_cmd_res_create_3d(uint32_t res, uint32_t fmt, uint32_t w, uint32_t h, uint32_t d) "res 0x%x, fmt 0x%x, w %d, h %d, d %d"
  41virtio_gpu_cmd_res_unref(uint32_t res) "res 0x%x"
  42virtio_gpu_cmd_res_back_attach(uint32_t res) "res 0x%x"
  43virtio_gpu_cmd_res_back_detach(uint32_t res) "res 0x%x"
  44virtio_gpu_cmd_res_xfer_toh_2d(uint32_t res) "res 0x%x"
  45virtio_gpu_cmd_res_xfer_toh_3d(uint32_t res) "res 0x%x"
  46virtio_gpu_cmd_res_xfer_fromh_3d(uint32_t res) "res 0x%x"
  47virtio_gpu_cmd_res_flush(uint32_t res, uint32_t w, uint32_t h, uint32_t x, uint32_t y) "res 0x%x, w %d, h %d, x %d, y %d"
  48virtio_gpu_cmd_ctx_create(uint32_t ctx, const char *name) "ctx 0x%x, name %s"
  49virtio_gpu_cmd_ctx_destroy(uint32_t ctx) "ctx 0x%x"
  50virtio_gpu_cmd_ctx_res_attach(uint32_t ctx, uint32_t res) "ctx 0x%x, res 0x%x"
  51virtio_gpu_cmd_ctx_res_detach(uint32_t ctx, uint32_t res) "ctx 0x%x, res 0x%x"
  52virtio_gpu_cmd_ctx_submit(uint32_t ctx, uint32_t size) "ctx 0x%x, size %d"
  53virtio_gpu_update_cursor(uint32_t scanout, uint32_t x, uint32_t y, const char *type, uint32_t res) "scanout %d, x %d, y %d, %s, res 0x%x"
  54virtio_gpu_fence_ctrl(uint64_t fence, uint32_t type) "fence 0x%" PRIx64 ", type 0x%x"
  55virtio_gpu_fence_resp(uint64_t fence) "fence 0x%" PRIx64
  56
  57# hw/display/qxl.c
  58disable qxl_interface_set_mm_time(int qid, uint32_t mm_time) "%d %d"
  59disable qxl_io_write_vga(int qid, const char *mode, uint32_t addr, uint32_t val) "%d %s addr=%u val=%u"
  60qxl_create_guest_primary(int qid, uint32_t width, uint32_t height, uint64_t mem, uint32_t format, uint32_t position) "%d %ux%u mem=0x%" PRIx64 " %u,%u"
  61qxl_create_guest_primary_rest(int qid, int32_t stride, uint32_t type, uint32_t flags) "%d %d,%d,%d"
  62qxl_destroy_primary(int qid) "%d"
  63qxl_enter_vga_mode(int qid) "%d"
  64qxl_exit_vga_mode(int qid) "%d"
  65qxl_hard_reset(int qid, int64_t loadvm) "%d loadvm=%"PRId64
  66qxl_interface_async_complete_io(int qid, uint32_t current_async, void *cookie) "%d current=%d cookie=%p"
  67qxl_interface_attach_worker(int qid) "%d"
  68qxl_interface_get_init_info(int qid) "%d"
  69qxl_interface_set_compression_level(int qid, int64_t level) "%d %"PRId64
  70qxl_interface_update_area_complete(int qid, uint32_t surface_id, uint32_t dirty_left, uint32_t dirty_right, uint32_t dirty_top, uint32_t dirty_bottom) "%d surface=%d [%d,%d,%d,%d]"
  71qxl_interface_update_area_complete_rest(int qid, uint32_t num_updated_rects) "%d #=%d"
  72qxl_interface_update_area_complete_overflow(int qid, int max) "%d max=%d"
  73qxl_interface_update_area_complete_schedule_bh(int qid, uint32_t num_dirty) "%d #dirty=%d"
  74qxl_io_destroy_primary_ignored(int qid, const char *mode) "%d %s"
  75qxl_io_log(int qid, const uint8_t *log_buf) "%d %s"
  76qxl_io_read_unexpected(int qid) "%d"
  77qxl_io_unexpected_vga_mode(int qid, uint64_t addr, uint64_t val, const char *desc) "%d 0x%"PRIx64"=%"PRIu64" (%s)"
  78qxl_io_write(int qid, const char *mode, uint64_t addr, const char *aname, uint64_t val, unsigned size, int async) "%d %s addr=%"PRIu64 " (%s) val=%"PRIu64" size=%u async=%d"
  79qxl_memslot_add_guest(int qid, uint32_t slot_id, uint64_t guest_start, uint64_t guest_end) "%d %u: guest phys 0x%"PRIx64 " - 0x%" PRIx64
  80qxl_post_load(int qid, const char *mode) "%d %s"
  81qxl_pre_load(int qid) "%d"
  82qxl_pre_save(int qid) "%d"
  83qxl_reset_surfaces(int qid) "%d"
  84qxl_ring_command_check(int qid, const char *mode) "%d %s"
  85qxl_ring_command_get(int qid, const char *mode) "%d %s"
  86qxl_ring_command_req_notification(int qid) "%d"
  87qxl_ring_cursor_check(int qid, const char *mode) "%d %s"
  88qxl_ring_cursor_get(int qid, const char *mode) "%d %s"
  89qxl_ring_cursor_req_notification(int qid) "%d"
  90qxl_ring_res_push(int qid, const char *mode, uint32_t surface_count, uint32_t free_res, void *last_release, const char *notify) "%d %s s#=%d res#=%d last=%p notify=%s"
  91qxl_ring_res_push_rest(int qid, uint32_t ring_has, uint32_t ring_size, uint32_t prod, uint32_t cons) "%d ring %d/%d [%d,%d]"
  92qxl_ring_res_put(int qid, uint32_t free_res) "%d #res=%d"
  93qxl_set_mode(int qid, int modenr, uint32_t x_res, uint32_t y_res, uint32_t bits, uint64_t devmem) "%d mode=%d [ x=%d y=%d @ bpp=%d devmem=0x%" PRIx64 " ]"
  94qxl_soft_reset(int qid) "%d"
  95qxl_spice_destroy_surfaces_complete(int qid) "%d"
  96qxl_spice_destroy_surfaces(int qid, int async) "%d async=%d"
  97qxl_spice_destroy_surface_wait_complete(int qid, uint32_t id) "%d sid=%d"
  98qxl_spice_destroy_surface_wait(int qid, uint32_t id, int async) "%d sid=%d async=%d"
  99qxl_spice_flush_surfaces_async(int qid, uint32_t surface_count, uint32_t num_free_res) "%d s#=%d, res#=%d"
 100qxl_spice_monitors_config(int qid) "%d"
 101qxl_spice_loadvm_commands(int qid, void *ext, uint32_t count) "%d ext=%p count=%d"
 102qxl_spice_oom(int qid) "%d"
 103qxl_spice_reset_cursor(int qid) "%d"
 104qxl_spice_reset_image_cache(int qid) "%d"
 105qxl_spice_reset_memslots(int qid) "%d"
 106qxl_spice_update_area(int qid, uint32_t surface_id, uint32_t left, uint32_t right, uint32_t top, uint32_t bottom) "%d sid=%d [%d,%d,%d,%d]"
 107qxl_spice_update_area_rest(int qid, uint32_t num_dirty_rects, uint32_t clear_dirty_region) "%d #d=%d clear=%d"
 108qxl_surfaces_dirty(int qid, uint64_t offset, uint64_t size) "%d offset=0x%"PRIx64" size=0x%"PRIx64
 109qxl_send_events(int qid, uint32_t events) "%d %d"
 110qxl_send_events_vm_stopped(int qid, uint32_t events) "%d %d"
 111qxl_set_guest_bug(int qid) "%d"
 112qxl_interrupt_client_monitors_config(int qid, int num_heads, void *heads) "%d %d %p"
 113qxl_client_monitors_config_unsupported_by_guest(int qid, uint32_t int_mask, void *client_monitors_config) "%d 0x%X %p"
 114qxl_client_monitors_config_unsupported_by_device(int qid, int revision) "%d revision=%d"
 115qxl_client_monitors_config_capped(int qid, int requested, int limit) "%d %d %d"
 116qxl_client_monitors_config_crc(int qid, unsigned size, uint32_t crc32) "%d %u %u"
 117qxl_set_client_capabilities_unsupported_by_revision(int qid, int revision) "%d revision=%d"
 118
 119# hw/display/qxl-render.c
 120qxl_render_blit(int32_t stride, int32_t left, int32_t right, int32_t top, int32_t bottom) "stride=%d [%d, %d, %d, %d]"
 121qxl_render_guest_primary_resized(int32_t width, int32_t height, int32_t stride, int32_t bytes_pp, int32_t bits_pp) "%dx%d, stride %d, bpp %d, depth %d"
 122qxl_render_update_area_done(void *cookie) "%p"
 123
 124# hw/display/vga.c
 125vga_std_read_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x"
 126vga_std_write_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x"
 127vga_vbe_read(uint32_t index, uint32_t val) "index 0x%x, val 0x%x"
 128vga_vbe_write(uint32_t index, uint32_t val) "index 0x%x, val 0x%x"
 129
 130# hw/display/cirrus_vga.c
 131vga_cirrus_read_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x"
 132vga_cirrus_write_io(uint32_t addr, uint32_t val) "addr 0x%x, val 0x%x"
 133vga_cirrus_read_blt(uint32_t offset, uint32_t val) "offset 0x%x, val 0x%x"
 134vga_cirrus_write_blt(uint32_t offset, uint32_t val) "offset 0x%x, val 0x%x"
 135
 136# hw/display/sii9022.c
 137sii9022_read_reg(uint8_t addr, uint8_t val) "addr 0x%02x, val 0x%02x"
 138sii9022_write_reg(uint8_t addr, uint8_t val) "addr 0x%02x, val 0x%02x"
 139sii9022_switch_mode(const char *mode) "mode: %s"
 140