1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include "qemu/osdep.h"
26#include "hw/hw.h"
27#include "hw/pci/pci.h"
28#include "hw/net/mii.h"
29#include "net/net.h"
30#include "net/checksum.h"
31#include "net/eth.h"
32#include "sysemu/sysemu.h"
33#include "trace.h"
34
35#define HME_REG_SIZE 0x8000
36
37#define HME_SEB_REG_SIZE 0x2000
38
39#define HME_SEBI_RESET 0x0
40#define HME_SEB_RESET_ETX 0x1
41#define HME_SEB_RESET_ERX 0x2
42
43#define HME_SEBI_STAT 0x100
44#define HME_SEBI_STAT_LINUXBUG 0x108
45#define HME_SEB_STAT_RXTOHOST 0x10000
46#define HME_SEB_STAT_MIFIRQ 0x800000
47#define HME_SEB_STAT_HOSTTOTX 0x1000000
48#define HME_SEB_STAT_TXALL 0x2000000
49
50#define HME_SEBI_IMASK 0x104
51#define HME_SEBI_IMASK_LINUXBUG 0x10c
52
53#define HME_ETX_REG_SIZE 0x2000
54
55#define HME_ETXI_PENDING 0x0
56
57#define HME_ETXI_RING 0x8
58#define HME_ETXI_RING_ADDR 0xffffff00
59#define HME_ETXI_RING_OFFSET 0xff
60
61#define HME_ETXI_RSIZE 0x2c
62
63#define HME_ERX_REG_SIZE 0x2000
64
65#define HME_ERXI_CFG 0x0
66#define HME_ERX_CFG_RINGSIZE 0x600
67#define HME_ERX_CFG_RINGSIZE_SHIFT 9
68#define HME_ERX_CFG_BYTEOFFSET 0x38
69#define HME_ERX_CFG_BYTEOFFSET_SHIFT 3
70#define HME_ERX_CFG_CSUMSTART 0x7f0000
71#define HME_ERX_CFG_CSUMSHIFT 16
72
73#define HME_ERXI_RING 0x4
74#define HME_ERXI_RING_ADDR 0xffffff00
75#define HME_ERXI_RING_OFFSET 0xff
76
77#define HME_MAC_REG_SIZE 0x1000
78
79#define HME_MACI_TXCFG 0x20c
80#define HME_MAC_TXCFG_ENABLE 0x1
81
82#define HME_MACI_RXCFG 0x30c
83#define HME_MAC_RXCFG_ENABLE 0x1
84#define HME_MAC_RXCFG_PMISC 0x40
85#define HME_MAC_RXCFG_HENABLE 0x800
86
87#define HME_MACI_MACADDR2 0x318
88#define HME_MACI_MACADDR1 0x31c
89#define HME_MACI_MACADDR0 0x320
90
91#define HME_MACI_HASHTAB3 0x340
92#define HME_MACI_HASHTAB2 0x344
93#define HME_MACI_HASHTAB1 0x348
94#define HME_MACI_HASHTAB0 0x34c
95
96#define HME_MIF_REG_SIZE 0x20
97
98#define HME_MIFI_FO 0xc
99#define HME_MIF_FO_ST 0xc0000000
100#define HME_MIF_FO_ST_SHIFT 30
101#define HME_MIF_FO_OPC 0x30000000
102#define HME_MIF_FO_OPC_SHIFT 28
103#define HME_MIF_FO_PHYAD 0x0f800000
104#define HME_MIF_FO_PHYAD_SHIFT 23
105#define HME_MIF_FO_REGAD 0x007c0000
106#define HME_MIF_FO_REGAD_SHIFT 18
107#define HME_MIF_FO_TAMSB 0x20000
108#define HME_MIF_FO_TALSB 0x10000
109#define HME_MIF_FO_DATA 0xffff
110
111#define HME_MIFI_CFG 0x10
112#define HME_MIF_CFG_MDI0 0x100
113#define HME_MIF_CFG_MDI1 0x200
114
115#define HME_MIFI_IMASK 0x14
116
117#define HME_MIFI_STAT 0x18
118
119
120
121#define HME_PHYAD_INTERNAL 1
122#define HME_PHYAD_EXTERNAL 0
123
124#define MII_COMMAND_START 0x1
125#define MII_COMMAND_READ 0x2
126#define MII_COMMAND_WRITE 0x1
127
128#define TYPE_SUNHME "sunhme"
129#define SUNHME(obj) OBJECT_CHECK(SunHMEState, (obj), TYPE_SUNHME)
130
131
132#define HME_FIFO_SIZE 0x800
133
134
135#define HME_DESC_SIZE 0x8
136
137#define HME_XD_OWN 0x80000000
138#define HME_XD_OFL 0x40000000
139#define HME_XD_SOP 0x40000000
140#define HME_XD_EOP 0x20000000
141#define HME_XD_RXLENMSK 0x3fff0000
142#define HME_XD_RXLENSHIFT 16
143#define HME_XD_RXCKSUM 0xffff
144#define HME_XD_TXLENMSK 0x00001fff
145#define HME_XD_TXCKSUM 0x10000000
146#define HME_XD_TXCSSTUFF 0xff00000
147#define HME_XD_TXCSSTUFFSHIFT 20
148#define HME_XD_TXCSSTART 0xfc000
149#define HME_XD_TXCSSTARTSHIFT 14
150
151#define HME_MII_REGS_SIZE 0x20
152
153typedef struct SunHMEState {
154
155 PCIDevice parent_obj;
156
157 NICState *nic;
158 NICConf conf;
159
160 MemoryRegion hme;
161 MemoryRegion sebreg;
162 MemoryRegion etxreg;
163 MemoryRegion erxreg;
164 MemoryRegion macreg;
165 MemoryRegion mifreg;
166
167 uint32_t sebregs[HME_SEB_REG_SIZE >> 2];
168 uint32_t etxregs[HME_ETX_REG_SIZE >> 2];
169 uint32_t erxregs[HME_ERX_REG_SIZE >> 2];
170 uint32_t macregs[HME_MAC_REG_SIZE >> 2];
171 uint32_t mifregs[HME_MIF_REG_SIZE >> 2];
172
173 uint16_t miiregs[HME_MII_REGS_SIZE];
174} SunHMEState;
175
176static Property sunhme_properties[] = {
177 DEFINE_NIC_PROPERTIES(SunHMEState, conf),
178 DEFINE_PROP_END_OF_LIST(),
179};
180
181static void sunhme_reset_tx(SunHMEState *s)
182{
183
184 s->sebregs[HME_SEBI_RESET] &= ~HME_SEB_RESET_ETX;
185}
186
187static void sunhme_reset_rx(SunHMEState *s)
188{
189
190 s->sebregs[HME_SEBI_RESET] &= ~HME_SEB_RESET_ERX;
191}
192
193static void sunhme_update_irq(SunHMEState *s)
194{
195 PCIDevice *d = PCI_DEVICE(s);
196 int level;
197
198
199 uint32_t mifmask = ~(s->mifregs[HME_MIFI_IMASK >> 2]) & 0xffff;
200 uint32_t mif = s->mifregs[HME_MIFI_STAT >> 2] & mifmask;
201
202
203 uint32_t sebmask = ~(s->sebregs[HME_SEBI_IMASK >> 2]) &
204 ~HME_SEB_STAT_MIFIRQ;
205 uint32_t seb = s->sebregs[HME_SEBI_STAT >> 2] & sebmask;
206 if (mif) {
207 seb |= HME_SEB_STAT_MIFIRQ;
208 }
209
210 level = (seb ? 1 : 0);
211 pci_set_irq(d, level);
212}
213
214static void sunhme_seb_write(void *opaque, hwaddr addr,
215 uint64_t val, unsigned size)
216{
217 SunHMEState *s = SUNHME(opaque);
218
219 trace_sunhme_seb_write(addr, val);
220
221
222
223 switch (addr) {
224 case HME_SEBI_STAT_LINUXBUG:
225 addr = HME_SEBI_STAT;
226 break;
227 case HME_SEBI_IMASK_LINUXBUG:
228 addr = HME_SEBI_IMASK;
229 break;
230 default:
231 break;
232 }
233
234 switch (addr) {
235 case HME_SEBI_RESET:
236 if (val & HME_SEB_RESET_ETX) {
237 sunhme_reset_tx(s);
238 }
239 if (val & HME_SEB_RESET_ERX) {
240 sunhme_reset_rx(s);
241 }
242 val = s->sebregs[HME_SEBI_RESET >> 2];
243 break;
244 }
245
246 s->sebregs[addr >> 2] = val;
247}
248
249static uint64_t sunhme_seb_read(void *opaque, hwaddr addr,
250 unsigned size)
251{
252 SunHMEState *s = SUNHME(opaque);
253 uint64_t val;
254
255
256
257 switch (addr) {
258 case HME_SEBI_STAT_LINUXBUG:
259 addr = HME_SEBI_STAT;
260 break;
261 case HME_SEBI_IMASK_LINUXBUG:
262 addr = HME_SEBI_IMASK;
263 break;
264 default:
265 break;
266 }
267
268 val = s->sebregs[addr >> 2];
269
270 switch (addr) {
271 case HME_SEBI_STAT:
272
273 s->sebregs[HME_SEBI_STAT >> 2] &= HME_SEB_STAT_MIFIRQ;
274 sunhme_update_irq(s);
275 break;
276 }
277
278 trace_sunhme_seb_read(addr, val);
279
280 return val;
281}
282
283static const MemoryRegionOps sunhme_seb_ops = {
284 .read = sunhme_seb_read,
285 .write = sunhme_seb_write,
286 .endianness = DEVICE_LITTLE_ENDIAN,
287 .valid = {
288 .min_access_size = 4,
289 .max_access_size = 4,
290 },
291};
292
293static void sunhme_transmit(SunHMEState *s);
294
295static void sunhme_etx_write(void *opaque, hwaddr addr,
296 uint64_t val, unsigned size)
297{
298 SunHMEState *s = SUNHME(opaque);
299
300 trace_sunhme_etx_write(addr, val);
301
302 switch (addr) {
303 case HME_ETXI_PENDING:
304 if (val) {
305 sunhme_transmit(s);
306 }
307 break;
308 }
309
310 s->etxregs[addr >> 2] = val;
311}
312
313static uint64_t sunhme_etx_read(void *opaque, hwaddr addr,
314 unsigned size)
315{
316 SunHMEState *s = SUNHME(opaque);
317 uint64_t val;
318
319 val = s->etxregs[addr >> 2];
320
321 trace_sunhme_etx_read(addr, val);
322
323 return val;
324}
325
326static const MemoryRegionOps sunhme_etx_ops = {
327 .read = sunhme_etx_read,
328 .write = sunhme_etx_write,
329 .endianness = DEVICE_LITTLE_ENDIAN,
330 .valid = {
331 .min_access_size = 4,
332 .max_access_size = 4,
333 },
334};
335
336static void sunhme_erx_write(void *opaque, hwaddr addr,
337 uint64_t val, unsigned size)
338{
339 SunHMEState *s = SUNHME(opaque);
340
341 trace_sunhme_erx_write(addr, val);
342
343 s->erxregs[addr >> 2] = val;
344}
345
346static uint64_t sunhme_erx_read(void *opaque, hwaddr addr,
347 unsigned size)
348{
349 SunHMEState *s = SUNHME(opaque);
350 uint64_t val;
351
352 val = s->erxregs[addr >> 2];
353
354 trace_sunhme_erx_read(addr, val);
355
356 return val;
357}
358
359static const MemoryRegionOps sunhme_erx_ops = {
360 .read = sunhme_erx_read,
361 .write = sunhme_erx_write,
362 .endianness = DEVICE_LITTLE_ENDIAN,
363 .valid = {
364 .min_access_size = 4,
365 .max_access_size = 4,
366 },
367};
368
369static void sunhme_mac_write(void *opaque, hwaddr addr,
370 uint64_t val, unsigned size)
371{
372 SunHMEState *s = SUNHME(opaque);
373
374 trace_sunhme_mac_write(addr, val);
375
376 s->macregs[addr >> 2] = val;
377}
378
379static uint64_t sunhme_mac_read(void *opaque, hwaddr addr,
380 unsigned size)
381{
382 SunHMEState *s = SUNHME(opaque);
383 uint64_t val;
384
385 val = s->macregs[addr >> 2];
386
387 trace_sunhme_mac_read(addr, val);
388
389 return val;
390}
391
392static const MemoryRegionOps sunhme_mac_ops = {
393 .read = sunhme_mac_read,
394 .write = sunhme_mac_write,
395 .endianness = DEVICE_LITTLE_ENDIAN,
396 .valid = {
397 .min_access_size = 4,
398 .max_access_size = 4,
399 },
400};
401
402static void sunhme_mii_write(SunHMEState *s, uint8_t reg, uint16_t data)
403{
404 trace_sunhme_mii_write(reg, data);
405
406 switch (reg) {
407 case MII_BMCR:
408 if (data & MII_BMCR_RESET) {
409
410 data &= ~MII_BMCR_RESET;
411 data |= MII_BMCR_AUTOEN;
412 }
413 if (data & MII_BMCR_ANRESTART) {
414
415 data &= ~MII_BMCR_ANRESTART;
416
417
418 s->miiregs[MII_BMSR] |= MII_BMSR_AN_COMP;
419
420 if (!qemu_get_queue(s->nic)->link_down) {
421 s->miiregs[MII_ANLPAR] |= MII_ANLPAR_TXFD;
422 s->miiregs[MII_BMSR] |= MII_BMSR_LINK_ST;
423 }
424 }
425 break;
426 }
427
428 s->miiregs[reg] = data;
429}
430
431static uint16_t sunhme_mii_read(SunHMEState *s, uint8_t reg)
432{
433 uint16_t data = s->miiregs[reg];
434
435 trace_sunhme_mii_read(reg, data);
436
437 return data;
438}
439
440static void sunhme_mif_write(void *opaque, hwaddr addr,
441 uint64_t val, unsigned size)
442{
443 SunHMEState *s = SUNHME(opaque);
444 uint8_t cmd, reg;
445 uint16_t data;
446
447 trace_sunhme_mif_write(addr, val);
448
449 switch (addr) {
450 case HME_MIFI_CFG:
451
452 val &= ~(HME_MIF_CFG_MDI0 | HME_MIF_CFG_MDI1);
453 val |= s->mifregs[HME_MIFI_CFG >> 2] &
454 (HME_MIF_CFG_MDI0 | HME_MIF_CFG_MDI1);
455 break;
456 case HME_MIFI_FO:
457
458 if ((val & HME_MIF_FO_ST) >> HME_MIF_FO_ST_SHIFT
459 != MII_COMMAND_START) {
460 val |= HME_MIF_FO_TALSB;
461 break;
462 }
463
464
465 if ((val & HME_MIF_FO_PHYAD) >> HME_MIF_FO_PHYAD_SHIFT
466 != HME_PHYAD_INTERNAL) {
467 val |= HME_MIF_FO_TALSB;
468 break;
469 }
470
471 cmd = (val & HME_MIF_FO_OPC) >> HME_MIF_FO_OPC_SHIFT;
472 reg = (val & HME_MIF_FO_REGAD) >> HME_MIF_FO_REGAD_SHIFT;
473 data = (val & HME_MIF_FO_DATA);
474
475 switch (cmd) {
476 case MII_COMMAND_WRITE:
477 sunhme_mii_write(s, reg, data);
478 break;
479
480 case MII_COMMAND_READ:
481 val &= ~HME_MIF_FO_DATA;
482 val |= sunhme_mii_read(s, reg);
483 break;
484 }
485
486 val |= HME_MIF_FO_TALSB;
487 break;
488 }
489
490 s->mifregs[addr >> 2] = val;
491}
492
493static uint64_t sunhme_mif_read(void *opaque, hwaddr addr,
494 unsigned size)
495{
496 SunHMEState *s = SUNHME(opaque);
497 uint64_t val;
498
499 val = s->mifregs[addr >> 2];
500
501 switch (addr) {
502 case HME_MIFI_STAT:
503
504 s->mifregs[HME_MIFI_STAT >> 2] = 0;
505 sunhme_update_irq(s);
506 break;
507 }
508
509 trace_sunhme_mif_read(addr, val);
510
511 return val;
512}
513
514static const MemoryRegionOps sunhme_mif_ops = {
515 .read = sunhme_mif_read,
516 .write = sunhme_mif_write,
517 .endianness = DEVICE_LITTLE_ENDIAN,
518 .valid = {
519 .min_access_size = 4,
520 .max_access_size = 4,
521 },
522};
523
524static void sunhme_transmit_frame(SunHMEState *s, uint8_t *buf, int size)
525{
526 qemu_send_packet(qemu_get_queue(s->nic), buf, size);
527}
528
529static inline int sunhme_get_tx_ring_count(SunHMEState *s)
530{
531 return (s->etxregs[HME_ETXI_RSIZE >> 2] + 1) << 4;
532}
533
534static inline int sunhme_get_tx_ring_nr(SunHMEState *s)
535{
536 return s->etxregs[HME_ETXI_RING >> 2] & HME_ETXI_RING_OFFSET;
537}
538
539static inline void sunhme_set_tx_ring_nr(SunHMEState *s, int i)
540{
541 uint32_t ring = s->etxregs[HME_ETXI_RING >> 2] & ~HME_ETXI_RING_OFFSET;
542 ring |= i & HME_ETXI_RING_OFFSET;
543
544 s->etxregs[HME_ETXI_RING >> 2] = ring;
545}
546
547static void sunhme_transmit(SunHMEState *s)
548{
549 PCIDevice *d = PCI_DEVICE(s);
550 dma_addr_t tb, addr;
551 uint32_t intstatus, status, buffer, sum = 0;
552 int cr, nr, len, xmit_pos, csum_offset = 0, csum_stuff_offset = 0;
553 uint16_t csum = 0;
554 uint8_t xmit_buffer[HME_FIFO_SIZE];
555
556 tb = s->etxregs[HME_ETXI_RING >> 2] & HME_ETXI_RING_ADDR;
557 nr = sunhme_get_tx_ring_count(s);
558 cr = sunhme_get_tx_ring_nr(s);
559
560 pci_dma_read(d, tb + cr * HME_DESC_SIZE, &status, 4);
561 pci_dma_read(d, tb + cr * HME_DESC_SIZE + 4, &buffer, 4);
562
563 xmit_pos = 0;
564 while (status & HME_XD_OWN) {
565 trace_sunhme_tx_desc(buffer, status, cr, nr);
566
567
568 addr = buffer;
569 len = status & HME_XD_TXLENMSK;
570
571 if (xmit_pos + len > HME_FIFO_SIZE) {
572 len = HME_FIFO_SIZE - xmit_pos;
573 }
574
575 pci_dma_read(d, addr, &xmit_buffer[xmit_pos], len);
576 xmit_pos += len;
577
578
579 if (status & HME_XD_SOP) {
580 sum = 0;
581 csum_offset = (status & HME_XD_TXCSSTART) >> HME_XD_TXCSSTARTSHIFT;
582 csum_stuff_offset = (status & HME_XD_TXCSSTUFF) >>
583 HME_XD_TXCSSTUFFSHIFT;
584 }
585
586 if (status & HME_XD_TXCKSUM) {
587
588 if (xmit_pos - len <= csum_offset && xmit_pos > csum_offset) {
589 sum += net_checksum_add(xmit_pos - csum_offset,
590 xmit_buffer + csum_offset);
591 trace_sunhme_tx_xsum_add(csum_offset, xmit_pos - csum_offset);
592 } else {
593 sum += net_checksum_add(len, xmit_buffer + xmit_pos - len);
594 trace_sunhme_tx_xsum_add(xmit_pos - len, len);
595 }
596 }
597
598
599 if (status & HME_XD_EOP) {
600
601 if (status & HME_XD_TXCKSUM) {
602 csum = net_checksum_finish(sum);
603 stw_be_p(xmit_buffer + csum_stuff_offset, csum);
604 trace_sunhme_tx_xsum_stuff(csum, csum_stuff_offset);
605 }
606
607 if (s->macregs[HME_MACI_TXCFG >> 2] & HME_MAC_TXCFG_ENABLE) {
608 sunhme_transmit_frame(s, xmit_buffer, xmit_pos);
609 trace_sunhme_tx_done(xmit_pos);
610 }
611 }
612
613
614 status &= ~HME_XD_OWN;
615 pci_dma_write(d, tb + cr * HME_DESC_SIZE, &status, 4);
616
617
618 cr++;
619 if (cr >= nr) {
620 cr = 0;
621 }
622 sunhme_set_tx_ring_nr(s, cr);
623
624 pci_dma_read(d, tb + cr * HME_DESC_SIZE, &status, 4);
625 pci_dma_read(d, tb + cr * HME_DESC_SIZE + 4, &buffer, 4);
626
627
628 intstatus = s->sebregs[HME_SEBI_STAT >> 2];
629 intstatus |= HME_SEB_STAT_HOSTTOTX;
630 s->sebregs[HME_SEBI_STAT >> 2] = intstatus;
631
632
633 s->etxregs[HME_ETXI_PENDING >> 2] = 0;
634
635 sunhme_update_irq(s);
636 }
637
638
639 intstatus = s->sebregs[HME_SEBI_STAT >> 2];
640 intstatus |= HME_SEB_STAT_TXALL;
641 s->sebregs[HME_SEBI_STAT >> 2] = intstatus;
642 sunhme_update_irq(s);
643}
644
645static int sunhme_can_receive(NetClientState *nc)
646{
647 SunHMEState *s = qemu_get_nic_opaque(nc);
648
649 return s->macregs[HME_MAC_RXCFG_ENABLE >> 2] & HME_MAC_RXCFG_ENABLE;
650}
651
652static void sunhme_link_status_changed(NetClientState *nc)
653{
654 SunHMEState *s = qemu_get_nic_opaque(nc);
655
656 if (nc->link_down) {
657 s->miiregs[MII_ANLPAR] &= ~MII_ANLPAR_TXFD;
658 s->miiregs[MII_BMSR] &= ~MII_BMSR_LINK_ST;
659 } else {
660 s->miiregs[MII_ANLPAR] |= MII_ANLPAR_TXFD;
661 s->miiregs[MII_BMSR] |= MII_BMSR_LINK_ST;
662 }
663
664
665 s->mifregs[HME_MIFI_STAT >> 2] = 0xffff;
666 sunhme_update_irq(s);
667}
668
669static inline int sunhme_get_rx_ring_count(SunHMEState *s)
670{
671 uint32_t rings = (s->erxregs[HME_ERXI_CFG >> 2] & HME_ERX_CFG_RINGSIZE)
672 >> HME_ERX_CFG_RINGSIZE_SHIFT;
673
674 switch (rings) {
675 case 0:
676 return 32;
677 case 1:
678 return 64;
679 case 2:
680 return 128;
681 case 3:
682 return 256;
683 }
684
685 return 0;
686}
687
688static inline int sunhme_get_rx_ring_nr(SunHMEState *s)
689{
690 return s->erxregs[HME_ERXI_RING >> 2] & HME_ERXI_RING_OFFSET;
691}
692
693static inline void sunhme_set_rx_ring_nr(SunHMEState *s, int i)
694{
695 uint32_t ring = s->erxregs[HME_ERXI_RING >> 2] & ~HME_ERXI_RING_OFFSET;
696 ring |= i & HME_ERXI_RING_OFFSET;
697
698 s->erxregs[HME_ERXI_RING >> 2] = ring;
699}
700
701#define MIN_BUF_SIZE 60
702
703static ssize_t sunhme_receive(NetClientState *nc, const uint8_t *buf,
704 size_t size)
705{
706 SunHMEState *s = qemu_get_nic_opaque(nc);
707 PCIDevice *d = PCI_DEVICE(s);
708 dma_addr_t rb, addr;
709 uint32_t intstatus, status, buffer, buffersize, sum;
710 uint16_t csum;
711 uint8_t buf1[60];
712 int nr, cr, len, rxoffset, csum_offset;
713
714 trace_sunhme_rx_incoming(size);
715
716
717 if (!(s->macregs[HME_MACI_RXCFG >> 2] & HME_MAC_RXCFG_ENABLE)) {
718 return -1;
719 }
720
721 trace_sunhme_rx_filter_destmac(buf[0], buf[1], buf[2],
722 buf[3], buf[4], buf[5]);
723
724
725 if (!(s->macregs[HME_MACI_RXCFG >> 2] & HME_MAC_RXCFG_PMISC)) {
726
727 if (((s->macregs[HME_MACI_MACADDR0 >> 2] & 0xff00) >> 8) == buf[0] &&
728 (s->macregs[HME_MACI_MACADDR0 >> 2] & 0xff) == buf[1] &&
729 ((s->macregs[HME_MACI_MACADDR1 >> 2] & 0xff00) >> 8) == buf[2] &&
730 (s->macregs[HME_MACI_MACADDR1 >> 2] & 0xff) == buf[3] &&
731 ((s->macregs[HME_MACI_MACADDR2 >> 2] & 0xff00) >> 8) == buf[4] &&
732 (s->macregs[HME_MACI_MACADDR2 >> 2] & 0xff) == buf[5]) {
733
734 trace_sunhme_rx_filter_local_match();
735 } else if (buf[0] == 0xff && buf[1] == 0xff && buf[2] == 0xff &&
736 buf[3] == 0xff && buf[4] == 0xff && buf[5] == 0xff) {
737
738 trace_sunhme_rx_filter_bcast_match();
739 } else if (s->macregs[HME_MACI_RXCFG >> 2] & HME_MAC_RXCFG_HENABLE) {
740
741 int mcast_idx = net_crc32_le(buf, ETH_ALEN) >> 26;
742 if (!(s->macregs[(HME_MACI_HASHTAB0 >> 2) - (mcast_idx >> 4)] &
743 (1 << (mcast_idx & 0xf)))) {
744
745 trace_sunhme_rx_filter_hash_nomatch();
746 trace_sunhme_rx_filter_reject();
747 return 0;
748 } else {
749 trace_sunhme_rx_filter_hash_match();
750 }
751 } else {
752
753 trace_sunhme_rx_filter_reject();
754 return 0;
755 }
756 } else {
757 trace_sunhme_rx_filter_promisc_match();
758 }
759
760 trace_sunhme_rx_filter_accept();
761
762
763 if (size < MIN_BUF_SIZE) {
764 memcpy(buf1, buf, size);
765 memset(buf1 + size, 0, MIN_BUF_SIZE - size);
766 buf = buf1;
767 size = MIN_BUF_SIZE;
768 }
769
770 rb = s->erxregs[HME_ERXI_RING >> 2] & HME_ERXI_RING_ADDR;
771 nr = sunhme_get_rx_ring_count(s);
772 cr = sunhme_get_rx_ring_nr(s);
773
774 pci_dma_read(d, rb + cr * HME_DESC_SIZE, &status, 4);
775 pci_dma_read(d, rb + cr * HME_DESC_SIZE + 4, &buffer, 4);
776
777 rxoffset = (s->erxregs[HME_ERXI_CFG >> 2] & HME_ERX_CFG_BYTEOFFSET) >>
778 HME_ERX_CFG_BYTEOFFSET_SHIFT;
779
780 addr = buffer + rxoffset;
781 buffersize = (status & HME_XD_RXLENMSK) >> HME_XD_RXLENSHIFT;
782
783
784 len = size;
785 if (size > buffersize) {
786 status |= HME_XD_OFL;
787 len = buffersize;
788 }
789
790 pci_dma_write(d, addr, buf, len);
791
792 trace_sunhme_rx_desc(buffer, rxoffset, status, len, cr, nr);
793
794
795 csum_offset = (s->erxregs[HME_ERXI_CFG >> 2] & HME_ERX_CFG_CSUMSTART) >>
796 HME_ERX_CFG_CSUMSHIFT << 1;
797 sum = 0;
798 sum += net_checksum_add(len - csum_offset, (uint8_t *)buf + csum_offset);
799 csum = net_checksum_finish(sum);
800
801 trace_sunhme_rx_xsum_calc(csum);
802
803
804 status &= ~HME_XD_OWN;
805 status &= ~HME_XD_RXLENMSK;
806 status |= len << HME_XD_RXLENSHIFT;
807 status &= ~HME_XD_RXCKSUM;
808 status |= csum;
809
810 pci_dma_write(d, rb + cr * HME_DESC_SIZE, &status, 4);
811
812 cr++;
813 if (cr >= nr) {
814 cr = 0;
815 }
816
817 sunhme_set_rx_ring_nr(s, cr);
818
819
820 intstatus = s->sebregs[HME_SEBI_STAT >> 2];
821 intstatus |= HME_SEB_STAT_RXTOHOST;
822 s->sebregs[HME_SEBI_STAT >> 2] = intstatus;
823
824 sunhme_update_irq(s);
825
826 return len;
827}
828
829static NetClientInfo net_sunhme_info = {
830 .type = NET_CLIENT_DRIVER_NIC,
831 .size = sizeof(NICState),
832 .can_receive = sunhme_can_receive,
833 .receive = sunhme_receive,
834 .link_status_changed = sunhme_link_status_changed,
835};
836
837static void sunhme_realize(PCIDevice *pci_dev, Error **errp)
838{
839 SunHMEState *s = SUNHME(pci_dev);
840 DeviceState *d = DEVICE(pci_dev);
841 uint8_t *pci_conf;
842
843 pci_conf = pci_dev->config;
844 pci_conf[PCI_INTERRUPT_PIN] = 1;
845
846 memory_region_init(&s->hme, OBJECT(pci_dev), "sunhme", HME_REG_SIZE);
847 pci_register_bar(pci_dev, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->hme);
848
849 memory_region_init_io(&s->sebreg, OBJECT(pci_dev), &sunhme_seb_ops, s,
850 "sunhme.seb", HME_SEB_REG_SIZE);
851 memory_region_add_subregion(&s->hme, 0, &s->sebreg);
852
853 memory_region_init_io(&s->etxreg, OBJECT(pci_dev), &sunhme_etx_ops, s,
854 "sunhme.etx", HME_ETX_REG_SIZE);
855 memory_region_add_subregion(&s->hme, 0x2000, &s->etxreg);
856
857 memory_region_init_io(&s->erxreg, OBJECT(pci_dev), &sunhme_erx_ops, s,
858 "sunhme.erx", HME_ERX_REG_SIZE);
859 memory_region_add_subregion(&s->hme, 0x4000, &s->erxreg);
860
861 memory_region_init_io(&s->macreg, OBJECT(pci_dev), &sunhme_mac_ops, s,
862 "sunhme.mac", HME_MAC_REG_SIZE);
863 memory_region_add_subregion(&s->hme, 0x6000, &s->macreg);
864
865 memory_region_init_io(&s->mifreg, OBJECT(pci_dev), &sunhme_mif_ops, s,
866 "sunhme.mif", HME_MIF_REG_SIZE);
867 memory_region_add_subregion(&s->hme, 0x7000, &s->mifreg);
868
869 qemu_macaddr_default_if_unset(&s->conf.macaddr);
870 s->nic = qemu_new_nic(&net_sunhme_info, &s->conf,
871 object_get_typename(OBJECT(d)), d->id, s);
872 qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
873}
874
875static void sunhme_instance_init(Object *obj)
876{
877 SunHMEState *s = SUNHME(obj);
878
879 device_add_bootindex_property(obj, &s->conf.bootindex,
880 "bootindex", "/ethernet-phy@0",
881 DEVICE(obj), NULL);
882}
883
884static void sunhme_reset(DeviceState *ds)
885{
886 SunHMEState *s = SUNHME(ds);
887
888
889 s->mifregs[HME_MIFI_CFG >> 2] |= HME_MIF_CFG_MDI0;
890
891
892 s->miiregs[MII_ANAR] = MII_ANAR_TXFD;
893 s->miiregs[MII_BMSR] = MII_BMSR_AUTONEG | MII_BMSR_100TX_FD |
894 MII_BMSR_AN_COMP;
895
896 if (!qemu_get_queue(s->nic)->link_down) {
897 s->miiregs[MII_ANLPAR] |= MII_ANLPAR_TXFD;
898 s->miiregs[MII_BMSR] |= MII_BMSR_LINK_ST;
899 }
900
901
902 s->miiregs[MII_PHYID1] = DP83840_PHYID1;
903 s->miiregs[MII_PHYID2] = DP83840_PHYID2;
904
905
906 s->mifregs[HME_MIFI_IMASK >> 2] = 0xffff;
907 s->sebregs[HME_SEBI_IMASK >> 2] = 0xff7fffff;
908}
909
910static const VMStateDescription vmstate_hme = {
911 .name = "sunhme",
912 .version_id = 0,
913 .minimum_version_id = 0,
914 .fields = (VMStateField[]) {
915 VMSTATE_PCI_DEVICE(parent_obj, SunHMEState),
916 VMSTATE_MACADDR(conf.macaddr, SunHMEState),
917 VMSTATE_UINT32_ARRAY(sebregs, SunHMEState, (HME_SEB_REG_SIZE >> 2)),
918 VMSTATE_UINT32_ARRAY(etxregs, SunHMEState, (HME_ETX_REG_SIZE >> 2)),
919 VMSTATE_UINT32_ARRAY(erxregs, SunHMEState, (HME_ERX_REG_SIZE >> 2)),
920 VMSTATE_UINT32_ARRAY(macregs, SunHMEState, (HME_MAC_REG_SIZE >> 2)),
921 VMSTATE_UINT32_ARRAY(mifregs, SunHMEState, (HME_MIF_REG_SIZE >> 2)),
922 VMSTATE_UINT16_ARRAY(miiregs, SunHMEState, HME_MII_REGS_SIZE),
923 VMSTATE_END_OF_LIST()
924 }
925};
926
927static void sunhme_class_init(ObjectClass *klass, void *data)
928{
929 DeviceClass *dc = DEVICE_CLASS(klass);
930 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
931
932 k->realize = sunhme_realize;
933 k->vendor_id = PCI_VENDOR_ID_SUN;
934 k->device_id = PCI_DEVICE_ID_SUN_HME;
935 k->class_id = PCI_CLASS_NETWORK_ETHERNET;
936 dc->vmsd = &vmstate_hme;
937 dc->reset = sunhme_reset;
938 dc->props = sunhme_properties;
939 set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
940}
941
942static const TypeInfo sunhme_info = {
943 .name = TYPE_SUNHME,
944 .parent = TYPE_PCI_DEVICE,
945 .class_init = sunhme_class_init,
946 .instance_size = sizeof(SunHMEState),
947 .instance_init = sunhme_instance_init,
948 .interfaces = (InterfaceInfo[]) {
949 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
950 { }
951 }
952};
953
954static void sunhme_register_types(void)
955{
956 type_register_static(&sunhme_info);
957}
958
959type_init(sunhme_register_types)
960