qemu/hw/usb/hcd-xhci.c
<<
>>
Prefs
   1/*
   2 * USB xHCI controller emulation
   3 *
   4 * Copyright (c) 2011 Securiforest
   5 * Date: 2011-05-11 ;  Author: Hector Martin <hector@marcansoft.com>
   6 * Based on usb-ohci.c, emulates Renesas NEC USB 3.0
   7 *
   8 * This library is free software; you can redistribute it and/or
   9 * modify it under the terms of the GNU Lesser General Public
  10 * License as published by the Free Software Foundation; either
  11 * version 2 of the License, or (at your option) any later version.
  12 *
  13 * This library is distributed in the hope that it will be useful,
  14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
  16 * Lesser General Public License for more details.
  17 *
  18 * You should have received a copy of the GNU Lesser General Public
  19 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
  20 */
  21#include "qemu/osdep.h"
  22#include "hw/hw.h"
  23#include "qemu/timer.h"
  24#include "qemu/queue.h"
  25#include "hw/usb.h"
  26#include "hw/pci/pci.h"
  27#include "hw/pci/msi.h"
  28#include "hw/pci/msix.h"
  29#include "trace.h"
  30#include "qapi/error.h"
  31
  32#include "hcd-xhci.h"
  33
  34//#define DEBUG_XHCI
  35//#define DEBUG_DATA
  36
  37#ifdef DEBUG_XHCI
  38#define DPRINTF(...) fprintf(stderr, __VA_ARGS__)
  39#else
  40#define DPRINTF(...) do {} while (0)
  41#endif
  42#define FIXME(_msg) do { fprintf(stderr, "FIXME %s:%d %s\n", \
  43                                 __func__, __LINE__, _msg); abort(); } while (0)
  44
  45#define TRB_LINK_LIMIT  32
  46#define COMMAND_LIMIT   256
  47#define TRANSFER_LIMIT  256
  48
  49#define LEN_CAP         0x40
  50#define LEN_OPER        (0x400 + 0x10 * MAXPORTS)
  51#define LEN_RUNTIME     ((MAXINTRS + 1) * 0x20)
  52#define LEN_DOORBELL    ((MAXSLOTS + 1) * 0x20)
  53
  54#define OFF_OPER        LEN_CAP
  55#define OFF_RUNTIME     0x1000
  56#define OFF_DOORBELL    0x2000
  57#define OFF_MSIX_TABLE  0x3000
  58#define OFF_MSIX_PBA    0x3800
  59/* must be power of 2 */
  60#define LEN_REGS        0x4000
  61
  62#if (OFF_OPER + LEN_OPER) > OFF_RUNTIME
  63#error Increase OFF_RUNTIME
  64#endif
  65#if (OFF_RUNTIME + LEN_RUNTIME) > OFF_DOORBELL
  66#error Increase OFF_DOORBELL
  67#endif
  68#if (OFF_DOORBELL + LEN_DOORBELL) > LEN_REGS
  69# error Increase LEN_REGS
  70#endif
  71
  72/* bit definitions */
  73#define USBCMD_RS       (1<<0)
  74#define USBCMD_HCRST    (1<<1)
  75#define USBCMD_INTE     (1<<2)
  76#define USBCMD_HSEE     (1<<3)
  77#define USBCMD_LHCRST   (1<<7)
  78#define USBCMD_CSS      (1<<8)
  79#define USBCMD_CRS      (1<<9)
  80#define USBCMD_EWE      (1<<10)
  81#define USBCMD_EU3S     (1<<11)
  82
  83#define USBSTS_HCH      (1<<0)
  84#define USBSTS_HSE      (1<<2)
  85#define USBSTS_EINT     (1<<3)
  86#define USBSTS_PCD      (1<<4)
  87#define USBSTS_SSS      (1<<8)
  88#define USBSTS_RSS      (1<<9)
  89#define USBSTS_SRE      (1<<10)
  90#define USBSTS_CNR      (1<<11)
  91#define USBSTS_HCE      (1<<12)
  92
  93
  94#define PORTSC_CCS          (1<<0)
  95#define PORTSC_PED          (1<<1)
  96#define PORTSC_OCA          (1<<3)
  97#define PORTSC_PR           (1<<4)
  98#define PORTSC_PLS_SHIFT        5
  99#define PORTSC_PLS_MASK     0xf
 100#define PORTSC_PP           (1<<9)
 101#define PORTSC_SPEED_SHIFT      10
 102#define PORTSC_SPEED_MASK   0xf
 103#define PORTSC_SPEED_FULL   (1<<10)
 104#define PORTSC_SPEED_LOW    (2<<10)
 105#define PORTSC_SPEED_HIGH   (3<<10)
 106#define PORTSC_SPEED_SUPER  (4<<10)
 107#define PORTSC_PIC_SHIFT        14
 108#define PORTSC_PIC_MASK     0x3
 109#define PORTSC_LWS          (1<<16)
 110#define PORTSC_CSC          (1<<17)
 111#define PORTSC_PEC          (1<<18)
 112#define PORTSC_WRC          (1<<19)
 113#define PORTSC_OCC          (1<<20)
 114#define PORTSC_PRC          (1<<21)
 115#define PORTSC_PLC          (1<<22)
 116#define PORTSC_CEC          (1<<23)
 117#define PORTSC_CAS          (1<<24)
 118#define PORTSC_WCE          (1<<25)
 119#define PORTSC_WDE          (1<<26)
 120#define PORTSC_WOE          (1<<27)
 121#define PORTSC_DR           (1<<30)
 122#define PORTSC_WPR          (1<<31)
 123
 124#define CRCR_RCS        (1<<0)
 125#define CRCR_CS         (1<<1)
 126#define CRCR_CA         (1<<2)
 127#define CRCR_CRR        (1<<3)
 128
 129#define IMAN_IP         (1<<0)
 130#define IMAN_IE         (1<<1)
 131
 132#define ERDP_EHB        (1<<3)
 133
 134#define TRB_SIZE 16
 135typedef struct XHCITRB {
 136    uint64_t parameter;
 137    uint32_t status;
 138    uint32_t control;
 139    dma_addr_t addr;
 140    bool ccs;
 141} XHCITRB;
 142
 143enum {
 144    PLS_U0              =  0,
 145    PLS_U1              =  1,
 146    PLS_U2              =  2,
 147    PLS_U3              =  3,
 148    PLS_DISABLED        =  4,
 149    PLS_RX_DETECT       =  5,
 150    PLS_INACTIVE        =  6,
 151    PLS_POLLING         =  7,
 152    PLS_RECOVERY        =  8,
 153    PLS_HOT_RESET       =  9,
 154    PLS_COMPILANCE_MODE = 10,
 155    PLS_TEST_MODE       = 11,
 156    PLS_RESUME          = 15,
 157};
 158
 159#define CR_LINK TR_LINK
 160
 161#define TRB_C               (1<<0)
 162#define TRB_TYPE_SHIFT          10
 163#define TRB_TYPE_MASK       0x3f
 164#define TRB_TYPE(t)         (((t).control >> TRB_TYPE_SHIFT) & TRB_TYPE_MASK)
 165
 166#define TRB_EV_ED           (1<<2)
 167
 168#define TRB_TR_ENT          (1<<1)
 169#define TRB_TR_ISP          (1<<2)
 170#define TRB_TR_NS           (1<<3)
 171#define TRB_TR_CH           (1<<4)
 172#define TRB_TR_IOC          (1<<5)
 173#define TRB_TR_IDT          (1<<6)
 174#define TRB_TR_TBC_SHIFT        7
 175#define TRB_TR_TBC_MASK     0x3
 176#define TRB_TR_BEI          (1<<9)
 177#define TRB_TR_TLBPC_SHIFT      16
 178#define TRB_TR_TLBPC_MASK   0xf
 179#define TRB_TR_FRAMEID_SHIFT    20
 180#define TRB_TR_FRAMEID_MASK 0x7ff
 181#define TRB_TR_SIA          (1<<31)
 182
 183#define TRB_TR_DIR          (1<<16)
 184
 185#define TRB_CR_SLOTID_SHIFT     24
 186#define TRB_CR_SLOTID_MASK  0xff
 187#define TRB_CR_EPID_SHIFT       16
 188#define TRB_CR_EPID_MASK    0x1f
 189
 190#define TRB_CR_BSR          (1<<9)
 191#define TRB_CR_DC           (1<<9)
 192
 193#define TRB_LK_TC           (1<<1)
 194
 195#define TRB_INTR_SHIFT          22
 196#define TRB_INTR_MASK       0x3ff
 197#define TRB_INTR(t)         (((t).status >> TRB_INTR_SHIFT) & TRB_INTR_MASK)
 198
 199#define EP_TYPE_MASK        0x7
 200#define EP_TYPE_SHIFT           3
 201
 202#define EP_STATE_MASK       0x7
 203#define EP_DISABLED         (0<<0)
 204#define EP_RUNNING          (1<<0)
 205#define EP_HALTED           (2<<0)
 206#define EP_STOPPED          (3<<0)
 207#define EP_ERROR            (4<<0)
 208
 209#define SLOT_STATE_MASK     0x1f
 210#define SLOT_STATE_SHIFT        27
 211#define SLOT_STATE(s)       (((s)>>SLOT_STATE_SHIFT)&SLOT_STATE_MASK)
 212#define SLOT_ENABLED        0
 213#define SLOT_DEFAULT        1
 214#define SLOT_ADDRESSED      2
 215#define SLOT_CONFIGURED     3
 216
 217#define SLOT_CONTEXT_ENTRIES_MASK 0x1f
 218#define SLOT_CONTEXT_ENTRIES_SHIFT 27
 219
 220#define get_field(data, field)                  \
 221    (((data) >> field##_SHIFT) & field##_MASK)
 222
 223#define set_field(data, newval, field) do {                     \
 224        uint32_t val = *data;                                   \
 225        val &= ~(field##_MASK << field##_SHIFT);                \
 226        val |= ((newval) & field##_MASK) << field##_SHIFT;      \
 227        *data = val;                                            \
 228    } while (0)
 229
 230typedef enum EPType {
 231    ET_INVALID = 0,
 232    ET_ISO_OUT,
 233    ET_BULK_OUT,
 234    ET_INTR_OUT,
 235    ET_CONTROL,
 236    ET_ISO_IN,
 237    ET_BULK_IN,
 238    ET_INTR_IN,
 239} EPType;
 240
 241typedef struct XHCITransfer {
 242    XHCIEPContext *epctx;
 243    USBPacket packet;
 244    QEMUSGList sgl;
 245    bool running_async;
 246    bool running_retry;
 247    bool complete;
 248    bool int_req;
 249    unsigned int iso_pkts;
 250    unsigned int streamid;
 251    bool in_xfer;
 252    bool iso_xfer;
 253    bool timed_xfer;
 254
 255    unsigned int trb_count;
 256    XHCITRB *trbs;
 257
 258    TRBCCode status;
 259
 260    unsigned int pkts;
 261    unsigned int pktsize;
 262    unsigned int cur_pkt;
 263
 264    uint64_t mfindex_kick;
 265
 266    QTAILQ_ENTRY(XHCITransfer) next;
 267} XHCITransfer;
 268
 269struct XHCIStreamContext {
 270    dma_addr_t pctx;
 271    unsigned int sct;
 272    XHCIRing ring;
 273};
 274
 275struct XHCIEPContext {
 276    XHCIState *xhci;
 277    unsigned int slotid;
 278    unsigned int epid;
 279
 280    XHCIRing ring;
 281    uint32_t xfer_count;
 282    QTAILQ_HEAD(, XHCITransfer) transfers;
 283    XHCITransfer *retry;
 284    EPType type;
 285    dma_addr_t pctx;
 286    unsigned int max_psize;
 287    uint32_t state;
 288    uint32_t kick_active;
 289
 290    /* streams */
 291    unsigned int max_pstreams;
 292    bool         lsa;
 293    unsigned int nr_pstreams;
 294    XHCIStreamContext *pstreams;
 295
 296    /* iso xfer scheduling */
 297    unsigned int interval;
 298    int64_t mfindex_last;
 299    QEMUTimer *kick_timer;
 300};
 301
 302typedef struct XHCIEvRingSeg {
 303    uint32_t addr_low;
 304    uint32_t addr_high;
 305    uint32_t size;
 306    uint32_t rsvd;
 307} XHCIEvRingSeg;
 308
 309static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
 310                         unsigned int epid, unsigned int streamid);
 311static void xhci_kick_epctx(XHCIEPContext *epctx, unsigned int streamid);
 312static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
 313                                unsigned int epid);
 314static void xhci_xfer_report(XHCITransfer *xfer);
 315static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v);
 316static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v);
 317static USBEndpoint *xhci_epid_to_usbep(XHCIEPContext *epctx);
 318
 319static const char *TRBType_names[] = {
 320    [TRB_RESERVED]                     = "TRB_RESERVED",
 321    [TR_NORMAL]                        = "TR_NORMAL",
 322    [TR_SETUP]                         = "TR_SETUP",
 323    [TR_DATA]                          = "TR_DATA",
 324    [TR_STATUS]                        = "TR_STATUS",
 325    [TR_ISOCH]                         = "TR_ISOCH",
 326    [TR_LINK]                          = "TR_LINK",
 327    [TR_EVDATA]                        = "TR_EVDATA",
 328    [TR_NOOP]                          = "TR_NOOP",
 329    [CR_ENABLE_SLOT]                   = "CR_ENABLE_SLOT",
 330    [CR_DISABLE_SLOT]                  = "CR_DISABLE_SLOT",
 331    [CR_ADDRESS_DEVICE]                = "CR_ADDRESS_DEVICE",
 332    [CR_CONFIGURE_ENDPOINT]            = "CR_CONFIGURE_ENDPOINT",
 333    [CR_EVALUATE_CONTEXT]              = "CR_EVALUATE_CONTEXT",
 334    [CR_RESET_ENDPOINT]                = "CR_RESET_ENDPOINT",
 335    [CR_STOP_ENDPOINT]                 = "CR_STOP_ENDPOINT",
 336    [CR_SET_TR_DEQUEUE]                = "CR_SET_TR_DEQUEUE",
 337    [CR_RESET_DEVICE]                  = "CR_RESET_DEVICE",
 338    [CR_FORCE_EVENT]                   = "CR_FORCE_EVENT",
 339    [CR_NEGOTIATE_BW]                  = "CR_NEGOTIATE_BW",
 340    [CR_SET_LATENCY_TOLERANCE]         = "CR_SET_LATENCY_TOLERANCE",
 341    [CR_GET_PORT_BANDWIDTH]            = "CR_GET_PORT_BANDWIDTH",
 342    [CR_FORCE_HEADER]                  = "CR_FORCE_HEADER",
 343    [CR_NOOP]                          = "CR_NOOP",
 344    [ER_TRANSFER]                      = "ER_TRANSFER",
 345    [ER_COMMAND_COMPLETE]              = "ER_COMMAND_COMPLETE",
 346    [ER_PORT_STATUS_CHANGE]            = "ER_PORT_STATUS_CHANGE",
 347    [ER_BANDWIDTH_REQUEST]             = "ER_BANDWIDTH_REQUEST",
 348    [ER_DOORBELL]                      = "ER_DOORBELL",
 349    [ER_HOST_CONTROLLER]               = "ER_HOST_CONTROLLER",
 350    [ER_DEVICE_NOTIFICATION]           = "ER_DEVICE_NOTIFICATION",
 351    [ER_MFINDEX_WRAP]                  = "ER_MFINDEX_WRAP",
 352    [CR_VENDOR_NEC_FIRMWARE_REVISION]  = "CR_VENDOR_NEC_FIRMWARE_REVISION",
 353    [CR_VENDOR_NEC_CHALLENGE_RESPONSE] = "CR_VENDOR_NEC_CHALLENGE_RESPONSE",
 354};
 355
 356static const char *TRBCCode_names[] = {
 357    [CC_INVALID]                       = "CC_INVALID",
 358    [CC_SUCCESS]                       = "CC_SUCCESS",
 359    [CC_DATA_BUFFER_ERROR]             = "CC_DATA_BUFFER_ERROR",
 360    [CC_BABBLE_DETECTED]               = "CC_BABBLE_DETECTED",
 361    [CC_USB_TRANSACTION_ERROR]         = "CC_USB_TRANSACTION_ERROR",
 362    [CC_TRB_ERROR]                     = "CC_TRB_ERROR",
 363    [CC_STALL_ERROR]                   = "CC_STALL_ERROR",
 364    [CC_RESOURCE_ERROR]                = "CC_RESOURCE_ERROR",
 365    [CC_BANDWIDTH_ERROR]               = "CC_BANDWIDTH_ERROR",
 366    [CC_NO_SLOTS_ERROR]                = "CC_NO_SLOTS_ERROR",
 367    [CC_INVALID_STREAM_TYPE_ERROR]     = "CC_INVALID_STREAM_TYPE_ERROR",
 368    [CC_SLOT_NOT_ENABLED_ERROR]        = "CC_SLOT_NOT_ENABLED_ERROR",
 369    [CC_EP_NOT_ENABLED_ERROR]          = "CC_EP_NOT_ENABLED_ERROR",
 370    [CC_SHORT_PACKET]                  = "CC_SHORT_PACKET",
 371    [CC_RING_UNDERRUN]                 = "CC_RING_UNDERRUN",
 372    [CC_RING_OVERRUN]                  = "CC_RING_OVERRUN",
 373    [CC_VF_ER_FULL]                    = "CC_VF_ER_FULL",
 374    [CC_PARAMETER_ERROR]               = "CC_PARAMETER_ERROR",
 375    [CC_BANDWIDTH_OVERRUN]             = "CC_BANDWIDTH_OVERRUN",
 376    [CC_CONTEXT_STATE_ERROR]           = "CC_CONTEXT_STATE_ERROR",
 377    [CC_NO_PING_RESPONSE_ERROR]        = "CC_NO_PING_RESPONSE_ERROR",
 378    [CC_EVENT_RING_FULL_ERROR]         = "CC_EVENT_RING_FULL_ERROR",
 379    [CC_INCOMPATIBLE_DEVICE_ERROR]     = "CC_INCOMPATIBLE_DEVICE_ERROR",
 380    [CC_MISSED_SERVICE_ERROR]          = "CC_MISSED_SERVICE_ERROR",
 381    [CC_COMMAND_RING_STOPPED]          = "CC_COMMAND_RING_STOPPED",
 382    [CC_COMMAND_ABORTED]               = "CC_COMMAND_ABORTED",
 383    [CC_STOPPED]                       = "CC_STOPPED",
 384    [CC_STOPPED_LENGTH_INVALID]        = "CC_STOPPED_LENGTH_INVALID",
 385    [CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR]
 386    = "CC_MAX_EXIT_LATENCY_TOO_LARGE_ERROR",
 387    [CC_ISOCH_BUFFER_OVERRUN]          = "CC_ISOCH_BUFFER_OVERRUN",
 388    [CC_EVENT_LOST_ERROR]              = "CC_EVENT_LOST_ERROR",
 389    [CC_UNDEFINED_ERROR]               = "CC_UNDEFINED_ERROR",
 390    [CC_INVALID_STREAM_ID_ERROR]       = "CC_INVALID_STREAM_ID_ERROR",
 391    [CC_SECONDARY_BANDWIDTH_ERROR]     = "CC_SECONDARY_BANDWIDTH_ERROR",
 392    [CC_SPLIT_TRANSACTION_ERROR]       = "CC_SPLIT_TRANSACTION_ERROR",
 393};
 394
 395static const char *ep_state_names[] = {
 396    [EP_DISABLED] = "disabled",
 397    [EP_RUNNING]  = "running",
 398    [EP_HALTED]   = "halted",
 399    [EP_STOPPED]  = "stopped",
 400    [EP_ERROR]    = "error",
 401};
 402
 403static const char *lookup_name(uint32_t index, const char **list, uint32_t llen)
 404{
 405    if (index >= llen || list[index] == NULL) {
 406        return "???";
 407    }
 408    return list[index];
 409}
 410
 411static const char *trb_name(XHCITRB *trb)
 412{
 413    return lookup_name(TRB_TYPE(*trb), TRBType_names,
 414                       ARRAY_SIZE(TRBType_names));
 415}
 416
 417static const char *event_name(XHCIEvent *event)
 418{
 419    return lookup_name(event->ccode, TRBCCode_names,
 420                       ARRAY_SIZE(TRBCCode_names));
 421}
 422
 423static const char *ep_state_name(uint32_t state)
 424{
 425    return lookup_name(state, ep_state_names,
 426                       ARRAY_SIZE(ep_state_names));
 427}
 428
 429static bool xhci_get_flag(XHCIState *xhci, enum xhci_flags bit)
 430{
 431    return xhci->flags & (1 << bit);
 432}
 433
 434static void xhci_set_flag(XHCIState *xhci, enum xhci_flags bit)
 435{
 436    xhci->flags |= (1 << bit);
 437}
 438
 439static uint64_t xhci_mfindex_get(XHCIState *xhci)
 440{
 441    int64_t now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
 442    return (now - xhci->mfindex_start) / 125000;
 443}
 444
 445static void xhci_mfwrap_update(XHCIState *xhci)
 446{
 447    const uint32_t bits = USBCMD_RS | USBCMD_EWE;
 448    uint32_t mfindex, left;
 449    int64_t now;
 450
 451    if ((xhci->usbcmd & bits) == bits) {
 452        now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
 453        mfindex = ((now - xhci->mfindex_start) / 125000) & 0x3fff;
 454        left = 0x4000 - mfindex;
 455        timer_mod(xhci->mfwrap_timer, now + left * 125000);
 456    } else {
 457        timer_del(xhci->mfwrap_timer);
 458    }
 459}
 460
 461static void xhci_mfwrap_timer(void *opaque)
 462{
 463    XHCIState *xhci = opaque;
 464    XHCIEvent wrap = { ER_MFINDEX_WRAP, CC_SUCCESS };
 465
 466    xhci_event(xhci, &wrap, 0);
 467    xhci_mfwrap_update(xhci);
 468}
 469
 470static inline dma_addr_t xhci_addr64(uint32_t low, uint32_t high)
 471{
 472    if (sizeof(dma_addr_t) == 4) {
 473        return low;
 474    } else {
 475        return low | (((dma_addr_t)high << 16) << 16);
 476    }
 477}
 478
 479static inline dma_addr_t xhci_mask64(uint64_t addr)
 480{
 481    if (sizeof(dma_addr_t) == 4) {
 482        return addr & 0xffffffff;
 483    } else {
 484        return addr;
 485    }
 486}
 487
 488static inline void xhci_dma_read_u32s(XHCIState *xhci, dma_addr_t addr,
 489                                      uint32_t *buf, size_t len)
 490{
 491    int i;
 492
 493    assert((len % sizeof(uint32_t)) == 0);
 494
 495    pci_dma_read(PCI_DEVICE(xhci), addr, buf, len);
 496
 497    for (i = 0; i < (len / sizeof(uint32_t)); i++) {
 498        buf[i] = le32_to_cpu(buf[i]);
 499    }
 500}
 501
 502static inline void xhci_dma_write_u32s(XHCIState *xhci, dma_addr_t addr,
 503                                       uint32_t *buf, size_t len)
 504{
 505    int i;
 506    uint32_t tmp[5];
 507    uint32_t n = len / sizeof(uint32_t);
 508
 509    assert((len % sizeof(uint32_t)) == 0);
 510    assert(n <= ARRAY_SIZE(tmp));
 511
 512    for (i = 0; i < n; i++) {
 513        tmp[i] = cpu_to_le32(buf[i]);
 514    }
 515    pci_dma_write(PCI_DEVICE(xhci), addr, tmp, len);
 516}
 517
 518static XHCIPort *xhci_lookup_port(XHCIState *xhci, struct USBPort *uport)
 519{
 520    int index;
 521
 522    if (!uport->dev) {
 523        return NULL;
 524    }
 525    switch (uport->dev->speed) {
 526    case USB_SPEED_LOW:
 527    case USB_SPEED_FULL:
 528    case USB_SPEED_HIGH:
 529        if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
 530            index = uport->index + xhci->numports_3;
 531        } else {
 532            index = uport->index;
 533        }
 534        break;
 535    case USB_SPEED_SUPER:
 536        if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
 537            index = uport->index;
 538        } else {
 539            index = uport->index + xhci->numports_2;
 540        }
 541        break;
 542    default:
 543        return NULL;
 544    }
 545    return &xhci->ports[index];
 546}
 547
 548static void xhci_intx_update(XHCIState *xhci)
 549{
 550    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 551    int level = 0;
 552
 553    if (msix_enabled(pci_dev) ||
 554        msi_enabled(pci_dev)) {
 555        return;
 556    }
 557
 558    if (xhci->intr[0].iman & IMAN_IP &&
 559        xhci->intr[0].iman & IMAN_IE &&
 560        xhci->usbcmd & USBCMD_INTE) {
 561        level = 1;
 562    }
 563
 564    trace_usb_xhci_irq_intx(level);
 565    pci_set_irq(pci_dev, level);
 566}
 567
 568static void xhci_msix_update(XHCIState *xhci, int v)
 569{
 570    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 571    bool enabled;
 572
 573    if (!msix_enabled(pci_dev)) {
 574        return;
 575    }
 576
 577    enabled = xhci->intr[v].iman & IMAN_IE;
 578    if (enabled == xhci->intr[v].msix_used) {
 579        return;
 580    }
 581
 582    if (enabled) {
 583        trace_usb_xhci_irq_msix_use(v);
 584        msix_vector_use(pci_dev, v);
 585        xhci->intr[v].msix_used = true;
 586    } else {
 587        trace_usb_xhci_irq_msix_unuse(v);
 588        msix_vector_unuse(pci_dev, v);
 589        xhci->intr[v].msix_used = false;
 590    }
 591}
 592
 593static void xhci_intr_raise(XHCIState *xhci, int v)
 594{
 595    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 596    bool pending = (xhci->intr[v].erdp_low & ERDP_EHB);
 597
 598    xhci->intr[v].erdp_low |= ERDP_EHB;
 599    xhci->intr[v].iman |= IMAN_IP;
 600    xhci->usbsts |= USBSTS_EINT;
 601
 602    if (pending) {
 603        return;
 604    }
 605    if (!(xhci->intr[v].iman & IMAN_IE)) {
 606        return;
 607    }
 608
 609    if (!(xhci->usbcmd & USBCMD_INTE)) {
 610        return;
 611    }
 612
 613    if (msix_enabled(pci_dev)) {
 614        trace_usb_xhci_irq_msix(v);
 615        msix_notify(pci_dev, v);
 616        return;
 617    }
 618
 619    if (msi_enabled(pci_dev)) {
 620        trace_usb_xhci_irq_msi(v);
 621        msi_notify(pci_dev, v);
 622        return;
 623    }
 624
 625    if (v == 0) {
 626        trace_usb_xhci_irq_intx(1);
 627        pci_irq_assert(pci_dev);
 628    }
 629}
 630
 631static inline int xhci_running(XHCIState *xhci)
 632{
 633    return !(xhci->usbsts & USBSTS_HCH);
 634}
 635
 636static void xhci_die(XHCIState *xhci)
 637{
 638    xhci->usbsts |= USBSTS_HCE;
 639    DPRINTF("xhci: asserted controller error\n");
 640}
 641
 642static void xhci_write_event(XHCIState *xhci, XHCIEvent *event, int v)
 643{
 644    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 645    XHCIInterrupter *intr = &xhci->intr[v];
 646    XHCITRB ev_trb;
 647    dma_addr_t addr;
 648
 649    ev_trb.parameter = cpu_to_le64(event->ptr);
 650    ev_trb.status = cpu_to_le32(event->length | (event->ccode << 24));
 651    ev_trb.control = (event->slotid << 24) | (event->epid << 16) |
 652                     event->flags | (event->type << TRB_TYPE_SHIFT);
 653    if (intr->er_pcs) {
 654        ev_trb.control |= TRB_C;
 655    }
 656    ev_trb.control = cpu_to_le32(ev_trb.control);
 657
 658    trace_usb_xhci_queue_event(v, intr->er_ep_idx, trb_name(&ev_trb),
 659                               event_name(event), ev_trb.parameter,
 660                               ev_trb.status, ev_trb.control);
 661
 662    addr = intr->er_start + TRB_SIZE*intr->er_ep_idx;
 663    pci_dma_write(pci_dev, addr, &ev_trb, TRB_SIZE);
 664
 665    intr->er_ep_idx++;
 666    if (intr->er_ep_idx >= intr->er_size) {
 667        intr->er_ep_idx = 0;
 668        intr->er_pcs = !intr->er_pcs;
 669    }
 670}
 671
 672static void xhci_event(XHCIState *xhci, XHCIEvent *event, int v)
 673{
 674    XHCIInterrupter *intr;
 675    dma_addr_t erdp;
 676    unsigned int dp_idx;
 677
 678    if (v >= xhci->numintrs) {
 679        DPRINTF("intr nr out of range (%d >= %d)\n", v, xhci->numintrs);
 680        return;
 681    }
 682    intr = &xhci->intr[v];
 683
 684    erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
 685    if (erdp < intr->er_start ||
 686        erdp >= (intr->er_start + TRB_SIZE*intr->er_size)) {
 687        DPRINTF("xhci: ERDP out of bounds: "DMA_ADDR_FMT"\n", erdp);
 688        DPRINTF("xhci: ER[%d] at "DMA_ADDR_FMT" len %d\n",
 689                v, intr->er_start, intr->er_size);
 690        xhci_die(xhci);
 691        return;
 692    }
 693
 694    dp_idx = (erdp - intr->er_start) / TRB_SIZE;
 695    assert(dp_idx < intr->er_size);
 696
 697    if ((intr->er_ep_idx + 2) % intr->er_size == dp_idx) {
 698        DPRINTF("xhci: ER %d full, send ring full error\n", v);
 699        XHCIEvent full = {ER_HOST_CONTROLLER, CC_EVENT_RING_FULL_ERROR};
 700        xhci_write_event(xhci, &full, v);
 701    } else if ((intr->er_ep_idx + 1) % intr->er_size == dp_idx) {
 702        DPRINTF("xhci: ER %d full, drop event\n", v);
 703    } else {
 704        xhci_write_event(xhci, event, v);
 705    }
 706
 707    xhci_intr_raise(xhci, v);
 708}
 709
 710static void xhci_ring_init(XHCIState *xhci, XHCIRing *ring,
 711                           dma_addr_t base)
 712{
 713    ring->dequeue = base;
 714    ring->ccs = 1;
 715}
 716
 717static TRBType xhci_ring_fetch(XHCIState *xhci, XHCIRing *ring, XHCITRB *trb,
 718                               dma_addr_t *addr)
 719{
 720    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 721    uint32_t link_cnt = 0;
 722
 723    while (1) {
 724        TRBType type;
 725        pci_dma_read(pci_dev, ring->dequeue, trb, TRB_SIZE);
 726        trb->addr = ring->dequeue;
 727        trb->ccs = ring->ccs;
 728        le64_to_cpus(&trb->parameter);
 729        le32_to_cpus(&trb->status);
 730        le32_to_cpus(&trb->control);
 731
 732        trace_usb_xhci_fetch_trb(ring->dequeue, trb_name(trb),
 733                                 trb->parameter, trb->status, trb->control);
 734
 735        if ((trb->control & TRB_C) != ring->ccs) {
 736            return 0;
 737        }
 738
 739        type = TRB_TYPE(*trb);
 740
 741        if (type != TR_LINK) {
 742            if (addr) {
 743                *addr = ring->dequeue;
 744            }
 745            ring->dequeue += TRB_SIZE;
 746            return type;
 747        } else {
 748            if (++link_cnt > TRB_LINK_LIMIT) {
 749                trace_usb_xhci_enforced_limit("trb-link");
 750                return 0;
 751            }
 752            ring->dequeue = xhci_mask64(trb->parameter);
 753            if (trb->control & TRB_LK_TC) {
 754                ring->ccs = !ring->ccs;
 755            }
 756        }
 757    }
 758}
 759
 760static int xhci_ring_chain_length(XHCIState *xhci, const XHCIRing *ring)
 761{
 762    PCIDevice *pci_dev = PCI_DEVICE(xhci);
 763    XHCITRB trb;
 764    int length = 0;
 765    dma_addr_t dequeue = ring->dequeue;
 766    bool ccs = ring->ccs;
 767    /* hack to bundle together the two/three TDs that make a setup transfer */
 768    bool control_td_set = 0;
 769    uint32_t link_cnt = 0;
 770
 771    while (1) {
 772        TRBType type;
 773        pci_dma_read(pci_dev, dequeue, &trb, TRB_SIZE);
 774        le64_to_cpus(&trb.parameter);
 775        le32_to_cpus(&trb.status);
 776        le32_to_cpus(&trb.control);
 777
 778        if ((trb.control & TRB_C) != ccs) {
 779            return -length;
 780        }
 781
 782        type = TRB_TYPE(trb);
 783
 784        if (type == TR_LINK) {
 785            if (++link_cnt > TRB_LINK_LIMIT) {
 786                return -length;
 787            }
 788            dequeue = xhci_mask64(trb.parameter);
 789            if (trb.control & TRB_LK_TC) {
 790                ccs = !ccs;
 791            }
 792            continue;
 793        }
 794
 795        length += 1;
 796        dequeue += TRB_SIZE;
 797
 798        if (type == TR_SETUP) {
 799            control_td_set = 1;
 800        } else if (type == TR_STATUS) {
 801            control_td_set = 0;
 802        }
 803
 804        if (!control_td_set && !(trb.control & TRB_TR_CH)) {
 805            return length;
 806        }
 807    }
 808}
 809
 810static void xhci_er_reset(XHCIState *xhci, int v)
 811{
 812    XHCIInterrupter *intr = &xhci->intr[v];
 813    XHCIEvRingSeg seg;
 814    dma_addr_t erstba = xhci_addr64(intr->erstba_low, intr->erstba_high);
 815
 816    if (intr->erstsz == 0 || erstba == 0) {
 817        /* disabled */
 818        intr->er_start = 0;
 819        intr->er_size = 0;
 820        return;
 821    }
 822    /* cache the (sole) event ring segment location */
 823    if (intr->erstsz != 1) {
 824        DPRINTF("xhci: invalid value for ERSTSZ: %d\n", intr->erstsz);
 825        xhci_die(xhci);
 826        return;
 827    }
 828    pci_dma_read(PCI_DEVICE(xhci), erstba, &seg, sizeof(seg));
 829    le32_to_cpus(&seg.addr_low);
 830    le32_to_cpus(&seg.addr_high);
 831    le32_to_cpus(&seg.size);
 832    if (seg.size < 16 || seg.size > 4096) {
 833        DPRINTF("xhci: invalid value for segment size: %d\n", seg.size);
 834        xhci_die(xhci);
 835        return;
 836    }
 837    intr->er_start = xhci_addr64(seg.addr_low, seg.addr_high);
 838    intr->er_size = seg.size;
 839
 840    intr->er_ep_idx = 0;
 841    intr->er_pcs = 1;
 842
 843    DPRINTF("xhci: event ring[%d]:" DMA_ADDR_FMT " [%d]\n",
 844            v, intr->er_start, intr->er_size);
 845}
 846
 847static void xhci_run(XHCIState *xhci)
 848{
 849    trace_usb_xhci_run();
 850    xhci->usbsts &= ~USBSTS_HCH;
 851    xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
 852}
 853
 854static void xhci_stop(XHCIState *xhci)
 855{
 856    trace_usb_xhci_stop();
 857    xhci->usbsts |= USBSTS_HCH;
 858    xhci->crcr_low &= ~CRCR_CRR;
 859}
 860
 861static XHCIStreamContext *xhci_alloc_stream_contexts(unsigned count,
 862                                                     dma_addr_t base)
 863{
 864    XHCIStreamContext *stctx;
 865    unsigned int i;
 866
 867    stctx = g_new0(XHCIStreamContext, count);
 868    for (i = 0; i < count; i++) {
 869        stctx[i].pctx = base + i * 16;
 870        stctx[i].sct = -1;
 871    }
 872    return stctx;
 873}
 874
 875static void xhci_reset_streams(XHCIEPContext *epctx)
 876{
 877    unsigned int i;
 878
 879    for (i = 0; i < epctx->nr_pstreams; i++) {
 880        epctx->pstreams[i].sct = -1;
 881    }
 882}
 883
 884static void xhci_alloc_streams(XHCIEPContext *epctx, dma_addr_t base)
 885{
 886    assert(epctx->pstreams == NULL);
 887    epctx->nr_pstreams = 2 << epctx->max_pstreams;
 888    epctx->pstreams = xhci_alloc_stream_contexts(epctx->nr_pstreams, base);
 889}
 890
 891static void xhci_free_streams(XHCIEPContext *epctx)
 892{
 893    assert(epctx->pstreams != NULL);
 894
 895    g_free(epctx->pstreams);
 896    epctx->pstreams = NULL;
 897    epctx->nr_pstreams = 0;
 898}
 899
 900static int xhci_epmask_to_eps_with_streams(XHCIState *xhci,
 901                                           unsigned int slotid,
 902                                           uint32_t epmask,
 903                                           XHCIEPContext **epctxs,
 904                                           USBEndpoint **eps)
 905{
 906    XHCISlot *slot;
 907    XHCIEPContext *epctx;
 908    USBEndpoint *ep;
 909    int i, j;
 910
 911    assert(slotid >= 1 && slotid <= xhci->numslots);
 912
 913    slot = &xhci->slots[slotid - 1];
 914
 915    for (i = 2, j = 0; i <= 31; i++) {
 916        if (!(epmask & (1u << i))) {
 917            continue;
 918        }
 919
 920        epctx = slot->eps[i - 1];
 921        ep = xhci_epid_to_usbep(epctx);
 922        if (!epctx || !epctx->nr_pstreams || !ep) {
 923            continue;
 924        }
 925
 926        if (epctxs) {
 927            epctxs[j] = epctx;
 928        }
 929        eps[j++] = ep;
 930    }
 931    return j;
 932}
 933
 934static void xhci_free_device_streams(XHCIState *xhci, unsigned int slotid,
 935                                     uint32_t epmask)
 936{
 937    USBEndpoint *eps[30];
 938    int nr_eps;
 939
 940    nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, NULL, eps);
 941    if (nr_eps) {
 942        usb_device_free_streams(eps[0]->dev, eps, nr_eps);
 943    }
 944}
 945
 946static TRBCCode xhci_alloc_device_streams(XHCIState *xhci, unsigned int slotid,
 947                                          uint32_t epmask)
 948{
 949    XHCIEPContext *epctxs[30];
 950    USBEndpoint *eps[30];
 951    int i, r, nr_eps, req_nr_streams, dev_max_streams;
 952
 953    nr_eps = xhci_epmask_to_eps_with_streams(xhci, slotid, epmask, epctxs,
 954                                             eps);
 955    if (nr_eps == 0) {
 956        return CC_SUCCESS;
 957    }
 958
 959    req_nr_streams = epctxs[0]->nr_pstreams;
 960    dev_max_streams = eps[0]->max_streams;
 961
 962    for (i = 1; i < nr_eps; i++) {
 963        /*
 964         * HdG: I don't expect these to ever trigger, but if they do we need
 965         * to come up with another solution, ie group identical endpoints
 966         * together and make an usb_device_alloc_streams call per group.
 967         */
 968        if (epctxs[i]->nr_pstreams != req_nr_streams) {
 969            FIXME("guest streams config not identical for all eps");
 970            return CC_RESOURCE_ERROR;
 971        }
 972        if (eps[i]->max_streams != dev_max_streams) {
 973            FIXME("device streams config not identical for all eps");
 974            return CC_RESOURCE_ERROR;
 975        }
 976    }
 977
 978    /*
 979     * max-streams in both the device descriptor and in the controller is a
 980     * power of 2. But stream id 0 is reserved, so if a device can do up to 4
 981     * streams the guest will ask for 5 rounded up to the next power of 2 which
 982     * becomes 8. For emulated devices usb_device_alloc_streams is a nop.
 983     *
 984     * For redirected devices however this is an issue, as there we must ask
 985     * the real xhci controller to alloc streams, and the host driver for the
 986     * real xhci controller will likely disallow allocating more streams then
 987     * the device can handle.
 988     *
 989     * So we limit the requested nr_streams to the maximum number the device
 990     * can handle.
 991     */
 992    if (req_nr_streams > dev_max_streams) {
 993        req_nr_streams = dev_max_streams;
 994    }
 995
 996    r = usb_device_alloc_streams(eps[0]->dev, eps, nr_eps, req_nr_streams);
 997    if (r != 0) {
 998        DPRINTF("xhci: alloc streams failed\n");
 999        return CC_RESOURCE_ERROR;
1000    }
1001
1002    return CC_SUCCESS;
1003}
1004
1005static XHCIStreamContext *xhci_find_stream(XHCIEPContext *epctx,
1006                                           unsigned int streamid,
1007                                           uint32_t *cc_error)
1008{
1009    XHCIStreamContext *sctx;
1010    dma_addr_t base;
1011    uint32_t ctx[2], sct;
1012
1013    assert(streamid != 0);
1014    if (epctx->lsa) {
1015        if (streamid >= epctx->nr_pstreams) {
1016            *cc_error = CC_INVALID_STREAM_ID_ERROR;
1017            return NULL;
1018        }
1019        sctx = epctx->pstreams + streamid;
1020    } else {
1021        FIXME("secondary streams not implemented yet");
1022    }
1023
1024    if (sctx->sct == -1) {
1025        xhci_dma_read_u32s(epctx->xhci, sctx->pctx, ctx, sizeof(ctx));
1026        sct = (ctx[0] >> 1) & 0x07;
1027        if (epctx->lsa && sct != 1) {
1028            *cc_error = CC_INVALID_STREAM_TYPE_ERROR;
1029            return NULL;
1030        }
1031        sctx->sct = sct;
1032        base = xhci_addr64(ctx[0] & ~0xf, ctx[1]);
1033        xhci_ring_init(epctx->xhci, &sctx->ring, base);
1034    }
1035    return sctx;
1036}
1037
1038static void xhci_set_ep_state(XHCIState *xhci, XHCIEPContext *epctx,
1039                              XHCIStreamContext *sctx, uint32_t state)
1040{
1041    XHCIRing *ring = NULL;
1042    uint32_t ctx[5];
1043    uint32_t ctx2[2];
1044
1045    xhci_dma_read_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
1046    ctx[0] &= ~EP_STATE_MASK;
1047    ctx[0] |= state;
1048
1049    /* update ring dequeue ptr */
1050    if (epctx->nr_pstreams) {
1051        if (sctx != NULL) {
1052            ring = &sctx->ring;
1053            xhci_dma_read_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1054            ctx2[0] &= 0xe;
1055            ctx2[0] |= sctx->ring.dequeue | sctx->ring.ccs;
1056            ctx2[1] = (sctx->ring.dequeue >> 16) >> 16;
1057            xhci_dma_write_u32s(xhci, sctx->pctx, ctx2, sizeof(ctx2));
1058        }
1059    } else {
1060        ring = &epctx->ring;
1061    }
1062    if (ring) {
1063        ctx[2] = ring->dequeue | ring->ccs;
1064        ctx[3] = (ring->dequeue >> 16) >> 16;
1065
1066        DPRINTF("xhci: set epctx: " DMA_ADDR_FMT " state=%d dequeue=%08x%08x\n",
1067                epctx->pctx, state, ctx[3], ctx[2]);
1068    }
1069
1070    xhci_dma_write_u32s(xhci, epctx->pctx, ctx, sizeof(ctx));
1071    if (epctx->state != state) {
1072        trace_usb_xhci_ep_state(epctx->slotid, epctx->epid,
1073                                ep_state_name(epctx->state),
1074                                ep_state_name(state));
1075    }
1076    epctx->state = state;
1077}
1078
1079static void xhci_ep_kick_timer(void *opaque)
1080{
1081    XHCIEPContext *epctx = opaque;
1082    xhci_kick_epctx(epctx, 0);
1083}
1084
1085static XHCIEPContext *xhci_alloc_epctx(XHCIState *xhci,
1086                                       unsigned int slotid,
1087                                       unsigned int epid)
1088{
1089    XHCIEPContext *epctx;
1090
1091    epctx = g_new0(XHCIEPContext, 1);
1092    epctx->xhci = xhci;
1093    epctx->slotid = slotid;
1094    epctx->epid = epid;
1095
1096    QTAILQ_INIT(&epctx->transfers);
1097    epctx->kick_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_ep_kick_timer, epctx);
1098
1099    return epctx;
1100}
1101
1102static void xhci_init_epctx(XHCIEPContext *epctx,
1103                            dma_addr_t pctx, uint32_t *ctx)
1104{
1105    dma_addr_t dequeue;
1106
1107    dequeue = xhci_addr64(ctx[2] & ~0xf, ctx[3]);
1108
1109    epctx->type = (ctx[1] >> EP_TYPE_SHIFT) & EP_TYPE_MASK;
1110    epctx->pctx = pctx;
1111    epctx->max_psize = ctx[1]>>16;
1112    epctx->max_psize *= 1+((ctx[1]>>8)&0xff);
1113    epctx->max_pstreams = (ctx[0] >> 10) & epctx->xhci->max_pstreams_mask;
1114    epctx->lsa = (ctx[0] >> 15) & 1;
1115    if (epctx->max_pstreams) {
1116        xhci_alloc_streams(epctx, dequeue);
1117    } else {
1118        xhci_ring_init(epctx->xhci, &epctx->ring, dequeue);
1119        epctx->ring.ccs = ctx[2] & 1;
1120    }
1121
1122    epctx->interval = 1 << ((ctx[0] >> 16) & 0xff);
1123}
1124
1125static TRBCCode xhci_enable_ep(XHCIState *xhci, unsigned int slotid,
1126                               unsigned int epid, dma_addr_t pctx,
1127                               uint32_t *ctx)
1128{
1129    XHCISlot *slot;
1130    XHCIEPContext *epctx;
1131
1132    trace_usb_xhci_ep_enable(slotid, epid);
1133    assert(slotid >= 1 && slotid <= xhci->numslots);
1134    assert(epid >= 1 && epid <= 31);
1135
1136    slot = &xhci->slots[slotid-1];
1137    if (slot->eps[epid-1]) {
1138        xhci_disable_ep(xhci, slotid, epid);
1139    }
1140
1141    epctx = xhci_alloc_epctx(xhci, slotid, epid);
1142    slot->eps[epid-1] = epctx;
1143    xhci_init_epctx(epctx, pctx, ctx);
1144
1145    DPRINTF("xhci: endpoint %d.%d type is %d, max transaction (burst) "
1146            "size is %d\n", epid/2, epid%2, epctx->type, epctx->max_psize);
1147
1148    epctx->mfindex_last = 0;
1149
1150    epctx->state = EP_RUNNING;
1151    ctx[0] &= ~EP_STATE_MASK;
1152    ctx[0] |= EP_RUNNING;
1153
1154    return CC_SUCCESS;
1155}
1156
1157static XHCITransfer *xhci_ep_alloc_xfer(XHCIEPContext *epctx,
1158                                        uint32_t length)
1159{
1160    uint32_t limit = epctx->nr_pstreams + 16;
1161    XHCITransfer *xfer;
1162
1163    if (epctx->xfer_count >= limit) {
1164        return NULL;
1165    }
1166
1167    xfer = g_new0(XHCITransfer, 1);
1168    xfer->epctx = epctx;
1169    xfer->trbs = g_new(XHCITRB, length);
1170    xfer->trb_count = length;
1171    usb_packet_init(&xfer->packet);
1172
1173    QTAILQ_INSERT_TAIL(&epctx->transfers, xfer, next);
1174    epctx->xfer_count++;
1175
1176    return xfer;
1177}
1178
1179static void xhci_ep_free_xfer(XHCITransfer *xfer)
1180{
1181    QTAILQ_REMOVE(&xfer->epctx->transfers, xfer, next);
1182    xfer->epctx->xfer_count--;
1183
1184    usb_packet_cleanup(&xfer->packet);
1185    g_free(xfer->trbs);
1186    g_free(xfer);
1187}
1188
1189static int xhci_ep_nuke_one_xfer(XHCITransfer *t, TRBCCode report)
1190{
1191    int killed = 0;
1192
1193    if (report && (t->running_async || t->running_retry)) {
1194        t->status = report;
1195        xhci_xfer_report(t);
1196    }
1197
1198    if (t->running_async) {
1199        usb_cancel_packet(&t->packet);
1200        t->running_async = 0;
1201        killed = 1;
1202    }
1203    if (t->running_retry) {
1204        if (t->epctx) {
1205            t->epctx->retry = NULL;
1206            timer_del(t->epctx->kick_timer);
1207        }
1208        t->running_retry = 0;
1209        killed = 1;
1210    }
1211    g_free(t->trbs);
1212
1213    t->trbs = NULL;
1214    t->trb_count = 0;
1215
1216    return killed;
1217}
1218
1219static int xhci_ep_nuke_xfers(XHCIState *xhci, unsigned int slotid,
1220                               unsigned int epid, TRBCCode report)
1221{
1222    XHCISlot *slot;
1223    XHCIEPContext *epctx;
1224    XHCITransfer *xfer;
1225    int killed = 0;
1226    USBEndpoint *ep = NULL;
1227    assert(slotid >= 1 && slotid <= xhci->numslots);
1228    assert(epid >= 1 && epid <= 31);
1229
1230    DPRINTF("xhci_ep_nuke_xfers(%d, %d)\n", slotid, epid);
1231
1232    slot = &xhci->slots[slotid-1];
1233
1234    if (!slot->eps[epid-1]) {
1235        return 0;
1236    }
1237
1238    epctx = slot->eps[epid-1];
1239
1240    for (;;) {
1241        xfer = QTAILQ_FIRST(&epctx->transfers);
1242        if (xfer == NULL) {
1243            break;
1244        }
1245        killed += xhci_ep_nuke_one_xfer(xfer, report);
1246        if (killed) {
1247            report = 0; /* Only report once */
1248        }
1249        xhci_ep_free_xfer(xfer);
1250    }
1251
1252    ep = xhci_epid_to_usbep(epctx);
1253    if (ep) {
1254        usb_device_ep_stopped(ep->dev, ep);
1255    }
1256    return killed;
1257}
1258
1259static TRBCCode xhci_disable_ep(XHCIState *xhci, unsigned int slotid,
1260                               unsigned int epid)
1261{
1262    XHCISlot *slot;
1263    XHCIEPContext *epctx;
1264
1265    trace_usb_xhci_ep_disable(slotid, epid);
1266    assert(slotid >= 1 && slotid <= xhci->numslots);
1267    assert(epid >= 1 && epid <= 31);
1268
1269    slot = &xhci->slots[slotid-1];
1270
1271    if (!slot->eps[epid-1]) {
1272        DPRINTF("xhci: slot %d ep %d already disabled\n", slotid, epid);
1273        return CC_SUCCESS;
1274    }
1275
1276    xhci_ep_nuke_xfers(xhci, slotid, epid, 0);
1277
1278    epctx = slot->eps[epid-1];
1279
1280    if (epctx->nr_pstreams) {
1281        xhci_free_streams(epctx);
1282    }
1283
1284    /* only touch guest RAM if we're not resetting the HC */
1285    if (xhci->dcbaap_low || xhci->dcbaap_high) {
1286        xhci_set_ep_state(xhci, epctx, NULL, EP_DISABLED);
1287    }
1288
1289    timer_free(epctx->kick_timer);
1290    g_free(epctx);
1291    slot->eps[epid-1] = NULL;
1292
1293    return CC_SUCCESS;
1294}
1295
1296static TRBCCode xhci_stop_ep(XHCIState *xhci, unsigned int slotid,
1297                             unsigned int epid)
1298{
1299    XHCISlot *slot;
1300    XHCIEPContext *epctx;
1301
1302    trace_usb_xhci_ep_stop(slotid, epid);
1303    assert(slotid >= 1 && slotid <= xhci->numslots);
1304
1305    if (epid < 1 || epid > 31) {
1306        DPRINTF("xhci: bad ep %d\n", epid);
1307        return CC_TRB_ERROR;
1308    }
1309
1310    slot = &xhci->slots[slotid-1];
1311
1312    if (!slot->eps[epid-1]) {
1313        DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1314        return CC_EP_NOT_ENABLED_ERROR;
1315    }
1316
1317    if (xhci_ep_nuke_xfers(xhci, slotid, epid, CC_STOPPED) > 0) {
1318        DPRINTF("xhci: FIXME: endpoint stopped w/ xfers running, "
1319                "data might be lost\n");
1320    }
1321
1322    epctx = slot->eps[epid-1];
1323
1324    xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1325
1326    if (epctx->nr_pstreams) {
1327        xhci_reset_streams(epctx);
1328    }
1329
1330    return CC_SUCCESS;
1331}
1332
1333static TRBCCode xhci_reset_ep(XHCIState *xhci, unsigned int slotid,
1334                              unsigned int epid)
1335{
1336    XHCISlot *slot;
1337    XHCIEPContext *epctx;
1338
1339    trace_usb_xhci_ep_reset(slotid, epid);
1340    assert(slotid >= 1 && slotid <= xhci->numslots);
1341
1342    if (epid < 1 || epid > 31) {
1343        DPRINTF("xhci: bad ep %d\n", epid);
1344        return CC_TRB_ERROR;
1345    }
1346
1347    slot = &xhci->slots[slotid-1];
1348
1349    if (!slot->eps[epid-1]) {
1350        DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1351        return CC_EP_NOT_ENABLED_ERROR;
1352    }
1353
1354    epctx = slot->eps[epid-1];
1355
1356    if (epctx->state != EP_HALTED) {
1357        DPRINTF("xhci: reset EP while EP %d not halted (%d)\n",
1358                epid, epctx->state);
1359        return CC_CONTEXT_STATE_ERROR;
1360    }
1361
1362    if (xhci_ep_nuke_xfers(xhci, slotid, epid, 0) > 0) {
1363        DPRINTF("xhci: FIXME: endpoint reset w/ xfers running, "
1364                "data might be lost\n");
1365    }
1366
1367    if (!xhci->slots[slotid-1].uport ||
1368        !xhci->slots[slotid-1].uport->dev ||
1369        !xhci->slots[slotid-1].uport->dev->attached) {
1370        return CC_USB_TRANSACTION_ERROR;
1371    }
1372
1373    xhci_set_ep_state(xhci, epctx, NULL, EP_STOPPED);
1374
1375    if (epctx->nr_pstreams) {
1376        xhci_reset_streams(epctx);
1377    }
1378
1379    return CC_SUCCESS;
1380}
1381
1382static TRBCCode xhci_set_ep_dequeue(XHCIState *xhci, unsigned int slotid,
1383                                    unsigned int epid, unsigned int streamid,
1384                                    uint64_t pdequeue)
1385{
1386    XHCISlot *slot;
1387    XHCIEPContext *epctx;
1388    XHCIStreamContext *sctx;
1389    dma_addr_t dequeue;
1390
1391    assert(slotid >= 1 && slotid <= xhci->numslots);
1392
1393    if (epid < 1 || epid > 31) {
1394        DPRINTF("xhci: bad ep %d\n", epid);
1395        return CC_TRB_ERROR;
1396    }
1397
1398    trace_usb_xhci_ep_set_dequeue(slotid, epid, streamid, pdequeue);
1399    dequeue = xhci_mask64(pdequeue);
1400
1401    slot = &xhci->slots[slotid-1];
1402
1403    if (!slot->eps[epid-1]) {
1404        DPRINTF("xhci: slot %d ep %d not enabled\n", slotid, epid);
1405        return CC_EP_NOT_ENABLED_ERROR;
1406    }
1407
1408    epctx = slot->eps[epid-1];
1409
1410    if (epctx->state != EP_STOPPED) {
1411        DPRINTF("xhci: set EP dequeue pointer while EP %d not stopped\n", epid);
1412        return CC_CONTEXT_STATE_ERROR;
1413    }
1414
1415    if (epctx->nr_pstreams) {
1416        uint32_t err;
1417        sctx = xhci_find_stream(epctx, streamid, &err);
1418        if (sctx == NULL) {
1419            return err;
1420        }
1421        xhci_ring_init(xhci, &sctx->ring, dequeue & ~0xf);
1422        sctx->ring.ccs = dequeue & 1;
1423    } else {
1424        sctx = NULL;
1425        xhci_ring_init(xhci, &epctx->ring, dequeue & ~0xF);
1426        epctx->ring.ccs = dequeue & 1;
1427    }
1428
1429    xhci_set_ep_state(xhci, epctx, sctx, EP_STOPPED);
1430
1431    return CC_SUCCESS;
1432}
1433
1434static int xhci_xfer_create_sgl(XHCITransfer *xfer, int in_xfer)
1435{
1436    XHCIState *xhci = xfer->epctx->xhci;
1437    int i;
1438
1439    xfer->int_req = false;
1440    pci_dma_sglist_init(&xfer->sgl, PCI_DEVICE(xhci), xfer->trb_count);
1441    for (i = 0; i < xfer->trb_count; i++) {
1442        XHCITRB *trb = &xfer->trbs[i];
1443        dma_addr_t addr;
1444        unsigned int chunk = 0;
1445
1446        if (trb->control & TRB_TR_IOC) {
1447            xfer->int_req = true;
1448        }
1449
1450        switch (TRB_TYPE(*trb)) {
1451        case TR_DATA:
1452            if ((!(trb->control & TRB_TR_DIR)) != (!in_xfer)) {
1453                DPRINTF("xhci: data direction mismatch for TR_DATA\n");
1454                goto err;
1455            }
1456            /* fallthrough */
1457        case TR_NORMAL:
1458        case TR_ISOCH:
1459            addr = xhci_mask64(trb->parameter);
1460            chunk = trb->status & 0x1ffff;
1461            if (trb->control & TRB_TR_IDT) {
1462                if (chunk > 8 || in_xfer) {
1463                    DPRINTF("xhci: invalid immediate data TRB\n");
1464                    goto err;
1465                }
1466                qemu_sglist_add(&xfer->sgl, trb->addr, chunk);
1467            } else {
1468                qemu_sglist_add(&xfer->sgl, addr, chunk);
1469            }
1470            break;
1471        }
1472    }
1473
1474    return 0;
1475
1476err:
1477    qemu_sglist_destroy(&xfer->sgl);
1478    xhci_die(xhci);
1479    return -1;
1480}
1481
1482static void xhci_xfer_unmap(XHCITransfer *xfer)
1483{
1484    usb_packet_unmap(&xfer->packet, &xfer->sgl);
1485    qemu_sglist_destroy(&xfer->sgl);
1486}
1487
1488static void xhci_xfer_report(XHCITransfer *xfer)
1489{
1490    uint32_t edtla = 0;
1491    unsigned int left;
1492    bool reported = 0;
1493    bool shortpkt = 0;
1494    XHCIEvent event = {ER_TRANSFER, CC_SUCCESS};
1495    XHCIState *xhci = xfer->epctx->xhci;
1496    int i;
1497
1498    left = xfer->packet.actual_length;
1499
1500    for (i = 0; i < xfer->trb_count; i++) {
1501        XHCITRB *trb = &xfer->trbs[i];
1502        unsigned int chunk = 0;
1503
1504        switch (TRB_TYPE(*trb)) {
1505        case TR_SETUP:
1506            chunk = trb->status & 0x1ffff;
1507            if (chunk > 8) {
1508                chunk = 8;
1509            }
1510            break;
1511        case TR_DATA:
1512        case TR_NORMAL:
1513        case TR_ISOCH:
1514            chunk = trb->status & 0x1ffff;
1515            if (chunk > left) {
1516                chunk = left;
1517                if (xfer->status == CC_SUCCESS) {
1518                    shortpkt = 1;
1519                }
1520            }
1521            left -= chunk;
1522            edtla += chunk;
1523            break;
1524        case TR_STATUS:
1525            reported = 0;
1526            shortpkt = 0;
1527            break;
1528        }
1529
1530        if (!reported && ((trb->control & TRB_TR_IOC) ||
1531                          (shortpkt && (trb->control & TRB_TR_ISP)) ||
1532                          (xfer->status != CC_SUCCESS && left == 0))) {
1533            event.slotid = xfer->epctx->slotid;
1534            event.epid = xfer->epctx->epid;
1535            event.length = (trb->status & 0x1ffff) - chunk;
1536            event.flags = 0;
1537            event.ptr = trb->addr;
1538            if (xfer->status == CC_SUCCESS) {
1539                event.ccode = shortpkt ? CC_SHORT_PACKET : CC_SUCCESS;
1540            } else {
1541                event.ccode = xfer->status;
1542            }
1543            if (TRB_TYPE(*trb) == TR_EVDATA) {
1544                event.ptr = trb->parameter;
1545                event.flags |= TRB_EV_ED;
1546                event.length = edtla & 0xffffff;
1547                DPRINTF("xhci_xfer_data: EDTLA=%d\n", event.length);
1548                edtla = 0;
1549            }
1550            xhci_event(xhci, &event, TRB_INTR(*trb));
1551            reported = 1;
1552            if (xfer->status != CC_SUCCESS) {
1553                return;
1554            }
1555        }
1556
1557        switch (TRB_TYPE(*trb)) {
1558        case TR_SETUP:
1559            reported = 0;
1560            shortpkt = 0;
1561            break;
1562        }
1563
1564    }
1565}
1566
1567static void xhci_stall_ep(XHCITransfer *xfer)
1568{
1569    XHCIEPContext *epctx = xfer->epctx;
1570    XHCIState *xhci = epctx->xhci;
1571    uint32_t err;
1572    XHCIStreamContext *sctx;
1573
1574    if (epctx->nr_pstreams) {
1575        sctx = xhci_find_stream(epctx, xfer->streamid, &err);
1576        if (sctx == NULL) {
1577            return;
1578        }
1579        sctx->ring.dequeue = xfer->trbs[0].addr;
1580        sctx->ring.ccs = xfer->trbs[0].ccs;
1581        xhci_set_ep_state(xhci, epctx, sctx, EP_HALTED);
1582    } else {
1583        epctx->ring.dequeue = xfer->trbs[0].addr;
1584        epctx->ring.ccs = xfer->trbs[0].ccs;
1585        xhci_set_ep_state(xhci, epctx, NULL, EP_HALTED);
1586    }
1587}
1588
1589static int xhci_setup_packet(XHCITransfer *xfer)
1590{
1591    USBEndpoint *ep;
1592    int dir;
1593
1594    dir = xfer->in_xfer ? USB_TOKEN_IN : USB_TOKEN_OUT;
1595
1596    if (xfer->packet.ep) {
1597        ep = xfer->packet.ep;
1598    } else {
1599        ep = xhci_epid_to_usbep(xfer->epctx);
1600        if (!ep) {
1601            DPRINTF("xhci: slot %d has no device\n",
1602                    xfer->epctx->slotid);
1603            return -1;
1604        }
1605    }
1606
1607    xhci_xfer_create_sgl(xfer, dir == USB_TOKEN_IN); /* Also sets int_req */
1608    usb_packet_setup(&xfer->packet, dir, ep, xfer->streamid,
1609                     xfer->trbs[0].addr, false, xfer->int_req);
1610    usb_packet_map(&xfer->packet, &xfer->sgl);
1611    DPRINTF("xhci: setup packet pid 0x%x addr %d ep %d\n",
1612            xfer->packet.pid, ep->dev->addr, ep->nr);
1613    return 0;
1614}
1615
1616static int xhci_try_complete_packet(XHCITransfer *xfer)
1617{
1618    if (xfer->packet.status == USB_RET_ASYNC) {
1619        trace_usb_xhci_xfer_async(xfer);
1620        xfer->running_async = 1;
1621        xfer->running_retry = 0;
1622        xfer->complete = 0;
1623        return 0;
1624    } else if (xfer->packet.status == USB_RET_NAK) {
1625        trace_usb_xhci_xfer_nak(xfer);
1626        xfer->running_async = 0;
1627        xfer->running_retry = 1;
1628        xfer->complete = 0;
1629        return 0;
1630    } else {
1631        xfer->running_async = 0;
1632        xfer->running_retry = 0;
1633        xfer->complete = 1;
1634        xhci_xfer_unmap(xfer);
1635    }
1636
1637    if (xfer->packet.status == USB_RET_SUCCESS) {
1638        trace_usb_xhci_xfer_success(xfer, xfer->packet.actual_length);
1639        xfer->status = CC_SUCCESS;
1640        xhci_xfer_report(xfer);
1641        return 0;
1642    }
1643
1644    /* error */
1645    trace_usb_xhci_xfer_error(xfer, xfer->packet.status);
1646    switch (xfer->packet.status) {
1647    case USB_RET_NODEV:
1648    case USB_RET_IOERROR:
1649        xfer->status = CC_USB_TRANSACTION_ERROR;
1650        xhci_xfer_report(xfer);
1651        xhci_stall_ep(xfer);
1652        break;
1653    case USB_RET_STALL:
1654        xfer->status = CC_STALL_ERROR;
1655        xhci_xfer_report(xfer);
1656        xhci_stall_ep(xfer);
1657        break;
1658    case USB_RET_BABBLE:
1659        xfer->status = CC_BABBLE_DETECTED;
1660        xhci_xfer_report(xfer);
1661        xhci_stall_ep(xfer);
1662        break;
1663    default:
1664        DPRINTF("%s: FIXME: status = %d\n", __func__,
1665                xfer->packet.status);
1666        FIXME("unhandled USB_RET_*");
1667    }
1668    return 0;
1669}
1670
1671static int xhci_fire_ctl_transfer(XHCIState *xhci, XHCITransfer *xfer)
1672{
1673    XHCITRB *trb_setup, *trb_status;
1674    uint8_t bmRequestType;
1675
1676    trb_setup = &xfer->trbs[0];
1677    trb_status = &xfer->trbs[xfer->trb_count-1];
1678
1679    trace_usb_xhci_xfer_start(xfer, xfer->epctx->slotid,
1680                              xfer->epctx->epid, xfer->streamid);
1681
1682    /* at most one Event Data TRB allowed after STATUS */
1683    if (TRB_TYPE(*trb_status) == TR_EVDATA && xfer->trb_count > 2) {
1684        trb_status--;
1685    }
1686
1687    /* do some sanity checks */
1688    if (TRB_TYPE(*trb_setup) != TR_SETUP) {
1689        DPRINTF("xhci: ep0 first TD not SETUP: %d\n",
1690                TRB_TYPE(*trb_setup));
1691        return -1;
1692    }
1693    if (TRB_TYPE(*trb_status) != TR_STATUS) {
1694        DPRINTF("xhci: ep0 last TD not STATUS: %d\n",
1695                TRB_TYPE(*trb_status));
1696        return -1;
1697    }
1698    if (!(trb_setup->control & TRB_TR_IDT)) {
1699        DPRINTF("xhci: Setup TRB doesn't have IDT set\n");
1700        return -1;
1701    }
1702    if ((trb_setup->status & 0x1ffff) != 8) {
1703        DPRINTF("xhci: Setup TRB has bad length (%d)\n",
1704                (trb_setup->status & 0x1ffff));
1705        return -1;
1706    }
1707
1708    bmRequestType = trb_setup->parameter;
1709
1710    xfer->in_xfer = bmRequestType & USB_DIR_IN;
1711    xfer->iso_xfer = false;
1712    xfer->timed_xfer = false;
1713
1714    if (xhci_setup_packet(xfer) < 0) {
1715        return -1;
1716    }
1717    xfer->packet.parameter = trb_setup->parameter;
1718
1719    usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
1720    xhci_try_complete_packet(xfer);
1721    return 0;
1722}
1723
1724static void xhci_calc_intr_kick(XHCIState *xhci, XHCITransfer *xfer,
1725                                XHCIEPContext *epctx, uint64_t mfindex)
1726{
1727    uint64_t asap = ((mfindex + epctx->interval - 1) &
1728                     ~(epctx->interval-1));
1729    uint64_t kick = epctx->mfindex_last + epctx->interval;
1730
1731    assert(epctx->interval != 0);
1732    xfer->mfindex_kick = MAX(asap, kick);
1733}
1734
1735static void xhci_calc_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
1736                               XHCIEPContext *epctx, uint64_t mfindex)
1737{
1738    if (xfer->trbs[0].control & TRB_TR_SIA) {
1739        uint64_t asap = ((mfindex + epctx->interval - 1) &
1740                         ~(epctx->interval-1));
1741        if (asap >= epctx->mfindex_last &&
1742            asap <= epctx->mfindex_last + epctx->interval * 4) {
1743            xfer->mfindex_kick = epctx->mfindex_last + epctx->interval;
1744        } else {
1745            xfer->mfindex_kick = asap;
1746        }
1747    } else {
1748        xfer->mfindex_kick = ((xfer->trbs[0].control >> TRB_TR_FRAMEID_SHIFT)
1749                              & TRB_TR_FRAMEID_MASK) << 3;
1750        xfer->mfindex_kick |= mfindex & ~0x3fff;
1751        if (xfer->mfindex_kick + 0x100 < mfindex) {
1752            xfer->mfindex_kick += 0x4000;
1753        }
1754    }
1755}
1756
1757static void xhci_check_intr_iso_kick(XHCIState *xhci, XHCITransfer *xfer,
1758                                     XHCIEPContext *epctx, uint64_t mfindex)
1759{
1760    if (xfer->mfindex_kick > mfindex) {
1761        timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) +
1762                       (xfer->mfindex_kick - mfindex) * 125000);
1763        xfer->running_retry = 1;
1764    } else {
1765        epctx->mfindex_last = xfer->mfindex_kick;
1766        timer_del(epctx->kick_timer);
1767        xfer->running_retry = 0;
1768    }
1769}
1770
1771
1772static int xhci_submit(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
1773{
1774    uint64_t mfindex;
1775
1776    DPRINTF("xhci_submit(slotid=%d,epid=%d)\n", epctx->slotid, epctx->epid);
1777
1778    xfer->in_xfer = epctx->type>>2;
1779
1780    switch(epctx->type) {
1781    case ET_INTR_OUT:
1782    case ET_INTR_IN:
1783        xfer->pkts = 0;
1784        xfer->iso_xfer = false;
1785        xfer->timed_xfer = true;
1786        mfindex = xhci_mfindex_get(xhci);
1787        xhci_calc_intr_kick(xhci, xfer, epctx, mfindex);
1788        xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
1789        if (xfer->running_retry) {
1790            return -1;
1791        }
1792        break;
1793    case ET_BULK_OUT:
1794    case ET_BULK_IN:
1795        xfer->pkts = 0;
1796        xfer->iso_xfer = false;
1797        xfer->timed_xfer = false;
1798        break;
1799    case ET_ISO_OUT:
1800    case ET_ISO_IN:
1801        xfer->pkts = 1;
1802        xfer->iso_xfer = true;
1803        xfer->timed_xfer = true;
1804        mfindex = xhci_mfindex_get(xhci);
1805        xhci_calc_iso_kick(xhci, xfer, epctx, mfindex);
1806        xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
1807        if (xfer->running_retry) {
1808            return -1;
1809        }
1810        break;
1811    default:
1812        trace_usb_xhci_unimplemented("endpoint type", epctx->type);
1813        return -1;
1814    }
1815
1816    if (xhci_setup_packet(xfer) < 0) {
1817        return -1;
1818    }
1819    usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
1820    xhci_try_complete_packet(xfer);
1821    return 0;
1822}
1823
1824static int xhci_fire_transfer(XHCIState *xhci, XHCITransfer *xfer, XHCIEPContext *epctx)
1825{
1826    trace_usb_xhci_xfer_start(xfer, xfer->epctx->slotid,
1827                              xfer->epctx->epid, xfer->streamid);
1828    return xhci_submit(xhci, xfer, epctx);
1829}
1830
1831static void xhci_kick_ep(XHCIState *xhci, unsigned int slotid,
1832                         unsigned int epid, unsigned int streamid)
1833{
1834    XHCIEPContext *epctx;
1835
1836    assert(slotid >= 1 && slotid <= xhci->numslots);
1837    assert(epid >= 1 && epid <= 31);
1838
1839    if (!xhci->slots[slotid-1].enabled) {
1840        DPRINTF("xhci: xhci_kick_ep for disabled slot %d\n", slotid);
1841        return;
1842    }
1843    epctx = xhci->slots[slotid-1].eps[epid-1];
1844    if (!epctx) {
1845        DPRINTF("xhci: xhci_kick_ep for disabled endpoint %d,%d\n",
1846                epid, slotid);
1847        return;
1848    }
1849
1850    if (epctx->kick_active) {
1851        return;
1852    }
1853    xhci_kick_epctx(epctx, streamid);
1854}
1855
1856static void xhci_kick_epctx(XHCIEPContext *epctx, unsigned int streamid)
1857{
1858    XHCIState *xhci = epctx->xhci;
1859    XHCIStreamContext *stctx = NULL;
1860    XHCITransfer *xfer;
1861    XHCIRing *ring;
1862    USBEndpoint *ep = NULL;
1863    uint64_t mfindex;
1864    unsigned int count = 0;
1865    int length;
1866    int i;
1867
1868    trace_usb_xhci_ep_kick(epctx->slotid, epctx->epid, streamid);
1869    assert(!epctx->kick_active);
1870
1871    /* If the device has been detached, but the guest has not noticed this
1872       yet the 2 above checks will succeed, but we must NOT continue */
1873    if (!xhci->slots[epctx->slotid - 1].uport ||
1874        !xhci->slots[epctx->slotid - 1].uport->dev ||
1875        !xhci->slots[epctx->slotid - 1].uport->dev->attached) {
1876        return;
1877    }
1878
1879    if (epctx->retry) {
1880        XHCITransfer *xfer = epctx->retry;
1881
1882        trace_usb_xhci_xfer_retry(xfer);
1883        assert(xfer->running_retry);
1884        if (xfer->timed_xfer) {
1885            /* time to kick the transfer? */
1886            mfindex = xhci_mfindex_get(xhci);
1887            xhci_check_intr_iso_kick(xhci, xfer, epctx, mfindex);
1888            if (xfer->running_retry) {
1889                return;
1890            }
1891            xfer->timed_xfer = 0;
1892            xfer->running_retry = 1;
1893        }
1894        if (xfer->iso_xfer) {
1895            /* retry iso transfer */
1896            if (xhci_setup_packet(xfer) < 0) {
1897                return;
1898            }
1899            usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
1900            assert(xfer->packet.status != USB_RET_NAK);
1901            xhci_try_complete_packet(xfer);
1902        } else {
1903            /* retry nak'ed transfer */
1904            if (xhci_setup_packet(xfer) < 0) {
1905                return;
1906            }
1907            usb_handle_packet(xfer->packet.ep->dev, &xfer->packet);
1908            if (xfer->packet.status == USB_RET_NAK) {
1909                return;
1910            }
1911            xhci_try_complete_packet(xfer);
1912        }
1913        assert(!xfer->running_retry);
1914        if (xfer->complete) {
1915            /* update ring dequeue ptr */
1916            xhci_set_ep_state(xhci, epctx, stctx, epctx->state);
1917            xhci_ep_free_xfer(epctx->retry);
1918        }
1919        epctx->retry = NULL;
1920    }
1921
1922    if (epctx->state == EP_HALTED) {
1923        DPRINTF("xhci: ep halted, not running schedule\n");
1924        return;
1925    }
1926
1927
1928    if (epctx->nr_pstreams) {
1929        uint32_t err;
1930        stctx = xhci_find_stream(epctx, streamid, &err);
1931        if (stctx == NULL) {
1932            return;
1933        }
1934        ring = &stctx->ring;
1935        xhci_set_ep_state(xhci, epctx, stctx, EP_RUNNING);
1936    } else {
1937        ring = &epctx->ring;
1938        streamid = 0;
1939        xhci_set_ep_state(xhci, epctx, NULL, EP_RUNNING);
1940    }
1941    assert(ring->dequeue != 0);
1942
1943    epctx->kick_active++;
1944    while (1) {
1945        length = xhci_ring_chain_length(xhci, ring);
1946        if (length <= 0) {
1947            break;
1948        }
1949        xfer = xhci_ep_alloc_xfer(epctx, length);
1950        if (xfer == NULL) {
1951            break;
1952        }
1953
1954        for (i = 0; i < length; i++) {
1955            TRBType type;
1956            type = xhci_ring_fetch(xhci, ring, &xfer->trbs[i], NULL);
1957            if (!type) {
1958                xhci_die(xhci);
1959                xhci_ep_free_xfer(xfer);
1960                epctx->kick_active--;
1961                return;
1962            }
1963        }
1964        xfer->streamid = streamid;
1965
1966        if (epctx->epid == 1) {
1967            xhci_fire_ctl_transfer(xhci, xfer);
1968        } else {
1969            xhci_fire_transfer(xhci, xfer, epctx);
1970        }
1971        if (xfer->complete) {
1972            /* update ring dequeue ptr */
1973            xhci_set_ep_state(xhci, epctx, stctx, epctx->state);
1974            xhci_ep_free_xfer(xfer);
1975            xfer = NULL;
1976        }
1977
1978        if (epctx->state == EP_HALTED) {
1979            break;
1980        }
1981        if (xfer != NULL && xfer->running_retry) {
1982            DPRINTF("xhci: xfer nacked, stopping schedule\n");
1983            epctx->retry = xfer;
1984            break;
1985        }
1986        if (count++ > TRANSFER_LIMIT) {
1987            trace_usb_xhci_enforced_limit("transfers");
1988            break;
1989        }
1990    }
1991    epctx->kick_active--;
1992
1993    ep = xhci_epid_to_usbep(epctx);
1994    if (ep) {
1995        usb_device_flush_ep_queue(ep->dev, ep);
1996    }
1997}
1998
1999static TRBCCode xhci_enable_slot(XHCIState *xhci, unsigned int slotid)
2000{
2001    trace_usb_xhci_slot_enable(slotid);
2002    assert(slotid >= 1 && slotid <= xhci->numslots);
2003    xhci->slots[slotid-1].enabled = 1;
2004    xhci->slots[slotid-1].uport = NULL;
2005    memset(xhci->slots[slotid-1].eps, 0, sizeof(XHCIEPContext*)*31);
2006
2007    return CC_SUCCESS;
2008}
2009
2010static TRBCCode xhci_disable_slot(XHCIState *xhci, unsigned int slotid)
2011{
2012    int i;
2013
2014    trace_usb_xhci_slot_disable(slotid);
2015    assert(slotid >= 1 && slotid <= xhci->numslots);
2016
2017    for (i = 1; i <= 31; i++) {
2018        if (xhci->slots[slotid-1].eps[i-1]) {
2019            xhci_disable_ep(xhci, slotid, i);
2020        }
2021    }
2022
2023    xhci->slots[slotid-1].enabled = 0;
2024    xhci->slots[slotid-1].addressed = 0;
2025    xhci->slots[slotid-1].uport = NULL;
2026    return CC_SUCCESS;
2027}
2028
2029static USBPort *xhci_lookup_uport(XHCIState *xhci, uint32_t *slot_ctx)
2030{
2031    USBPort *uport;
2032    char path[32];
2033    int i, pos, port;
2034
2035    port = (slot_ctx[1]>>16) & 0xFF;
2036    if (port < 1 || port > xhci->numports) {
2037        return NULL;
2038    }
2039    port = xhci->ports[port-1].uport->index+1;
2040    pos = snprintf(path, sizeof(path), "%d", port);
2041    for (i = 0; i < 5; i++) {
2042        port = (slot_ctx[0] >> 4*i) & 0x0f;
2043        if (!port) {
2044            break;
2045        }
2046        pos += snprintf(path + pos, sizeof(path) - pos, ".%d", port);
2047    }
2048
2049    QTAILQ_FOREACH(uport, &xhci->bus.used, next) {
2050        if (strcmp(uport->path, path) == 0) {
2051            return uport;
2052        }
2053    }
2054    return NULL;
2055}
2056
2057static TRBCCode xhci_address_slot(XHCIState *xhci, unsigned int slotid,
2058                                  uint64_t pictx, bool bsr)
2059{
2060    XHCISlot *slot;
2061    USBPort *uport;
2062    USBDevice *dev;
2063    dma_addr_t ictx, octx, dcbaap;
2064    uint64_t poctx;
2065    uint32_t ictl_ctx[2];
2066    uint32_t slot_ctx[4];
2067    uint32_t ep0_ctx[5];
2068    int i;
2069    TRBCCode res;
2070
2071    assert(slotid >= 1 && slotid <= xhci->numslots);
2072
2073    dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
2074    poctx = ldq_le_pci_dma(PCI_DEVICE(xhci), dcbaap + 8 * slotid);
2075    ictx = xhci_mask64(pictx);
2076    octx = xhci_mask64(poctx);
2077
2078    DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2079    DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2080
2081    xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2082
2083    if (ictl_ctx[0] != 0x0 || ictl_ctx[1] != 0x3) {
2084        DPRINTF("xhci: invalid input context control %08x %08x\n",
2085                ictl_ctx[0], ictl_ctx[1]);
2086        return CC_TRB_ERROR;
2087    }
2088
2089    xhci_dma_read_u32s(xhci, ictx+32, slot_ctx, sizeof(slot_ctx));
2090    xhci_dma_read_u32s(xhci, ictx+64, ep0_ctx, sizeof(ep0_ctx));
2091
2092    DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2093            slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2094
2095    DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2096            ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2097
2098    uport = xhci_lookup_uport(xhci, slot_ctx);
2099    if (uport == NULL) {
2100        DPRINTF("xhci: port not found\n");
2101        return CC_TRB_ERROR;
2102    }
2103    trace_usb_xhci_slot_address(slotid, uport->path);
2104
2105    dev = uport->dev;
2106    if (!dev || !dev->attached) {
2107        DPRINTF("xhci: port %s not connected\n", uport->path);
2108        return CC_USB_TRANSACTION_ERROR;
2109    }
2110
2111    for (i = 0; i < xhci->numslots; i++) {
2112        if (i == slotid-1) {
2113            continue;
2114        }
2115        if (xhci->slots[i].uport == uport) {
2116            DPRINTF("xhci: port %s already assigned to slot %d\n",
2117                    uport->path, i+1);
2118            return CC_TRB_ERROR;
2119        }
2120    }
2121
2122    slot = &xhci->slots[slotid-1];
2123    slot->uport = uport;
2124    slot->ctx = octx;
2125
2126    /* Make sure device is in USB_STATE_DEFAULT state */
2127    usb_device_reset(dev);
2128    if (bsr) {
2129        slot_ctx[3] = SLOT_DEFAULT << SLOT_STATE_SHIFT;
2130    } else {
2131        USBPacket p;
2132        uint8_t buf[1];
2133
2134        slot_ctx[3] = (SLOT_ADDRESSED << SLOT_STATE_SHIFT) | slotid;
2135        memset(&p, 0, sizeof(p));
2136        usb_packet_addbuf(&p, buf, sizeof(buf));
2137        usb_packet_setup(&p, USB_TOKEN_OUT,
2138                         usb_ep_get(dev, USB_TOKEN_OUT, 0), 0,
2139                         0, false, false);
2140        usb_device_handle_control(dev, &p,
2141                                  DeviceOutRequest | USB_REQ_SET_ADDRESS,
2142                                  slotid, 0, 0, NULL);
2143        assert(p.status != USB_RET_ASYNC);
2144    }
2145
2146    res = xhci_enable_ep(xhci, slotid, 1, octx+32, ep0_ctx);
2147
2148    DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2149            slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2150    DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2151            ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2152
2153    xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2154    xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2155
2156    xhci->slots[slotid-1].addressed = 1;
2157    return res;
2158}
2159
2160
2161static TRBCCode xhci_configure_slot(XHCIState *xhci, unsigned int slotid,
2162                                  uint64_t pictx, bool dc)
2163{
2164    dma_addr_t ictx, octx;
2165    uint32_t ictl_ctx[2];
2166    uint32_t slot_ctx[4];
2167    uint32_t islot_ctx[4];
2168    uint32_t ep_ctx[5];
2169    int i;
2170    TRBCCode res;
2171
2172    trace_usb_xhci_slot_configure(slotid);
2173    assert(slotid >= 1 && slotid <= xhci->numslots);
2174
2175    ictx = xhci_mask64(pictx);
2176    octx = xhci->slots[slotid-1].ctx;
2177
2178    DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2179    DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2180
2181    if (dc) {
2182        for (i = 2; i <= 31; i++) {
2183            if (xhci->slots[slotid-1].eps[i-1]) {
2184                xhci_disable_ep(xhci, slotid, i);
2185            }
2186        }
2187
2188        xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2189        slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2190        slot_ctx[3] |= SLOT_ADDRESSED << SLOT_STATE_SHIFT;
2191        DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2192                slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2193        xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2194
2195        return CC_SUCCESS;
2196    }
2197
2198    xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2199
2200    if ((ictl_ctx[0] & 0x3) != 0x0 || (ictl_ctx[1] & 0x3) != 0x1) {
2201        DPRINTF("xhci: invalid input context control %08x %08x\n",
2202                ictl_ctx[0], ictl_ctx[1]);
2203        return CC_TRB_ERROR;
2204    }
2205
2206    xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
2207    xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2208
2209    if (SLOT_STATE(slot_ctx[3]) < SLOT_ADDRESSED) {
2210        DPRINTF("xhci: invalid slot state %08x\n", slot_ctx[3]);
2211        return CC_CONTEXT_STATE_ERROR;
2212    }
2213
2214    xhci_free_device_streams(xhci, slotid, ictl_ctx[0] | ictl_ctx[1]);
2215
2216    for (i = 2; i <= 31; i++) {
2217        if (ictl_ctx[0] & (1<<i)) {
2218            xhci_disable_ep(xhci, slotid, i);
2219        }
2220        if (ictl_ctx[1] & (1<<i)) {
2221            xhci_dma_read_u32s(xhci, ictx+32+(32*i), ep_ctx, sizeof(ep_ctx));
2222            DPRINTF("xhci: input ep%d.%d context: %08x %08x %08x %08x %08x\n",
2223                    i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2224                    ep_ctx[3], ep_ctx[4]);
2225            xhci_disable_ep(xhci, slotid, i);
2226            res = xhci_enable_ep(xhci, slotid, i, octx+(32*i), ep_ctx);
2227            if (res != CC_SUCCESS) {
2228                return res;
2229            }
2230            DPRINTF("xhci: output ep%d.%d context: %08x %08x %08x %08x %08x\n",
2231                    i/2, i%2, ep_ctx[0], ep_ctx[1], ep_ctx[2],
2232                    ep_ctx[3], ep_ctx[4]);
2233            xhci_dma_write_u32s(xhci, octx+(32*i), ep_ctx, sizeof(ep_ctx));
2234        }
2235    }
2236
2237    res = xhci_alloc_device_streams(xhci, slotid, ictl_ctx[1]);
2238    if (res != CC_SUCCESS) {
2239        for (i = 2; i <= 31; i++) {
2240            if (ictl_ctx[1] & (1u << i)) {
2241                xhci_disable_ep(xhci, slotid, i);
2242            }
2243        }
2244        return res;
2245    }
2246
2247    slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2248    slot_ctx[3] |= SLOT_CONFIGURED << SLOT_STATE_SHIFT;
2249    slot_ctx[0] &= ~(SLOT_CONTEXT_ENTRIES_MASK << SLOT_CONTEXT_ENTRIES_SHIFT);
2250    slot_ctx[0] |= islot_ctx[0] & (SLOT_CONTEXT_ENTRIES_MASK <<
2251                                   SLOT_CONTEXT_ENTRIES_SHIFT);
2252    DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2253            slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2254
2255    xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2256
2257    return CC_SUCCESS;
2258}
2259
2260
2261static TRBCCode xhci_evaluate_slot(XHCIState *xhci, unsigned int slotid,
2262                                   uint64_t pictx)
2263{
2264    dma_addr_t ictx, octx;
2265    uint32_t ictl_ctx[2];
2266    uint32_t iep0_ctx[5];
2267    uint32_t ep0_ctx[5];
2268    uint32_t islot_ctx[4];
2269    uint32_t slot_ctx[4];
2270
2271    trace_usb_xhci_slot_evaluate(slotid);
2272    assert(slotid >= 1 && slotid <= xhci->numslots);
2273
2274    ictx = xhci_mask64(pictx);
2275    octx = xhci->slots[slotid-1].ctx;
2276
2277    DPRINTF("xhci: input context at "DMA_ADDR_FMT"\n", ictx);
2278    DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2279
2280    xhci_dma_read_u32s(xhci, ictx, ictl_ctx, sizeof(ictl_ctx));
2281
2282    if (ictl_ctx[0] != 0x0 || ictl_ctx[1] & ~0x3) {
2283        DPRINTF("xhci: invalid input context control %08x %08x\n",
2284                ictl_ctx[0], ictl_ctx[1]);
2285        return CC_TRB_ERROR;
2286    }
2287
2288    if (ictl_ctx[1] & 0x1) {
2289        xhci_dma_read_u32s(xhci, ictx+32, islot_ctx, sizeof(islot_ctx));
2290
2291        DPRINTF("xhci: input slot context: %08x %08x %08x %08x\n",
2292                islot_ctx[0], islot_ctx[1], islot_ctx[2], islot_ctx[3]);
2293
2294        xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2295
2296        slot_ctx[1] &= ~0xFFFF; /* max exit latency */
2297        slot_ctx[1] |= islot_ctx[1] & 0xFFFF;
2298        slot_ctx[2] &= ~0xFF00000; /* interrupter target */
2299        slot_ctx[2] |= islot_ctx[2] & 0xFF000000;
2300
2301        DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2302                slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2303
2304        xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2305    }
2306
2307    if (ictl_ctx[1] & 0x2) {
2308        xhci_dma_read_u32s(xhci, ictx+64, iep0_ctx, sizeof(iep0_ctx));
2309
2310        DPRINTF("xhci: input ep0 context: %08x %08x %08x %08x %08x\n",
2311                iep0_ctx[0], iep0_ctx[1], iep0_ctx[2],
2312                iep0_ctx[3], iep0_ctx[4]);
2313
2314        xhci_dma_read_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2315
2316        ep0_ctx[1] &= ~0xFFFF0000; /* max packet size*/
2317        ep0_ctx[1] |= iep0_ctx[1] & 0xFFFF0000;
2318
2319        DPRINTF("xhci: output ep0 context: %08x %08x %08x %08x %08x\n",
2320                ep0_ctx[0], ep0_ctx[1], ep0_ctx[2], ep0_ctx[3], ep0_ctx[4]);
2321
2322        xhci_dma_write_u32s(xhci, octx+32, ep0_ctx, sizeof(ep0_ctx));
2323    }
2324
2325    return CC_SUCCESS;
2326}
2327
2328static TRBCCode xhci_reset_slot(XHCIState *xhci, unsigned int slotid)
2329{
2330    uint32_t slot_ctx[4];
2331    dma_addr_t octx;
2332    int i;
2333
2334    trace_usb_xhci_slot_reset(slotid);
2335    assert(slotid >= 1 && slotid <= xhci->numslots);
2336
2337    octx = xhci->slots[slotid-1].ctx;
2338
2339    DPRINTF("xhci: output context at "DMA_ADDR_FMT"\n", octx);
2340
2341    for (i = 2; i <= 31; i++) {
2342        if (xhci->slots[slotid-1].eps[i-1]) {
2343            xhci_disable_ep(xhci, slotid, i);
2344        }
2345    }
2346
2347    xhci_dma_read_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2348    slot_ctx[3] &= ~(SLOT_STATE_MASK << SLOT_STATE_SHIFT);
2349    slot_ctx[3] |= SLOT_DEFAULT << SLOT_STATE_SHIFT;
2350    DPRINTF("xhci: output slot context: %08x %08x %08x %08x\n",
2351            slot_ctx[0], slot_ctx[1], slot_ctx[2], slot_ctx[3]);
2352    xhci_dma_write_u32s(xhci, octx, slot_ctx, sizeof(slot_ctx));
2353
2354    return CC_SUCCESS;
2355}
2356
2357static unsigned int xhci_get_slot(XHCIState *xhci, XHCIEvent *event, XHCITRB *trb)
2358{
2359    unsigned int slotid;
2360    slotid = (trb->control >> TRB_CR_SLOTID_SHIFT) & TRB_CR_SLOTID_MASK;
2361    if (slotid < 1 || slotid > xhci->numslots) {
2362        DPRINTF("xhci: bad slot id %d\n", slotid);
2363        event->ccode = CC_TRB_ERROR;
2364        return 0;
2365    } else if (!xhci->slots[slotid-1].enabled) {
2366        DPRINTF("xhci: slot id %d not enabled\n", slotid);
2367        event->ccode = CC_SLOT_NOT_ENABLED_ERROR;
2368        return 0;
2369    }
2370    return slotid;
2371}
2372
2373/* cleanup slot state on usb device detach */
2374static void xhci_detach_slot(XHCIState *xhci, USBPort *uport)
2375{
2376    int slot, ep;
2377
2378    for (slot = 0; slot < xhci->numslots; slot++) {
2379        if (xhci->slots[slot].uport == uport) {
2380            break;
2381        }
2382    }
2383    if (slot == xhci->numslots) {
2384        return;
2385    }
2386
2387    for (ep = 0; ep < 31; ep++) {
2388        if (xhci->slots[slot].eps[ep]) {
2389            xhci_ep_nuke_xfers(xhci, slot + 1, ep + 1, 0);
2390        }
2391    }
2392    xhci->slots[slot].uport = NULL;
2393}
2394
2395static TRBCCode xhci_get_port_bandwidth(XHCIState *xhci, uint64_t pctx)
2396{
2397    dma_addr_t ctx;
2398    uint8_t bw_ctx[xhci->numports+1];
2399
2400    DPRINTF("xhci_get_port_bandwidth()\n");
2401
2402    ctx = xhci_mask64(pctx);
2403
2404    DPRINTF("xhci: bandwidth context at "DMA_ADDR_FMT"\n", ctx);
2405
2406    /* TODO: actually implement real values here */
2407    bw_ctx[0] = 0;
2408    memset(&bw_ctx[1], 80, xhci->numports); /* 80% */
2409    pci_dma_write(PCI_DEVICE(xhci), ctx, bw_ctx, sizeof(bw_ctx));
2410
2411    return CC_SUCCESS;
2412}
2413
2414static uint32_t rotl(uint32_t v, unsigned count)
2415{
2416    count &= 31;
2417    return (v << count) | (v >> (32 - count));
2418}
2419
2420
2421static uint32_t xhci_nec_challenge(uint32_t hi, uint32_t lo)
2422{
2423    uint32_t val;
2424    val = rotl(lo - 0x49434878, 32 - ((hi>>8) & 0x1F));
2425    val += rotl(lo + 0x49434878, hi & 0x1F);
2426    val -= rotl(hi ^ 0x49434878, (lo >> 16) & 0x1F);
2427    return ~val;
2428}
2429
2430static void xhci_process_commands(XHCIState *xhci)
2431{
2432    XHCITRB trb;
2433    TRBType type;
2434    XHCIEvent event = {ER_COMMAND_COMPLETE, CC_SUCCESS};
2435    dma_addr_t addr;
2436    unsigned int i, slotid = 0, count = 0;
2437
2438    DPRINTF("xhci_process_commands()\n");
2439    if (!xhci_running(xhci)) {
2440        DPRINTF("xhci_process_commands() called while xHC stopped or paused\n");
2441        return;
2442    }
2443
2444    xhci->crcr_low |= CRCR_CRR;
2445
2446    while ((type = xhci_ring_fetch(xhci, &xhci->cmd_ring, &trb, &addr))) {
2447        event.ptr = addr;
2448        switch (type) {
2449        case CR_ENABLE_SLOT:
2450            for (i = 0; i < xhci->numslots; i++) {
2451                if (!xhci->slots[i].enabled) {
2452                    break;
2453                }
2454            }
2455            if (i >= xhci->numslots) {
2456                DPRINTF("xhci: no device slots available\n");
2457                event.ccode = CC_NO_SLOTS_ERROR;
2458            } else {
2459                slotid = i+1;
2460                event.ccode = xhci_enable_slot(xhci, slotid);
2461            }
2462            break;
2463        case CR_DISABLE_SLOT:
2464            slotid = xhci_get_slot(xhci, &event, &trb);
2465            if (slotid) {
2466                event.ccode = xhci_disable_slot(xhci, slotid);
2467            }
2468            break;
2469        case CR_ADDRESS_DEVICE:
2470            slotid = xhci_get_slot(xhci, &event, &trb);
2471            if (slotid) {
2472                event.ccode = xhci_address_slot(xhci, slotid, trb.parameter,
2473                                                trb.control & TRB_CR_BSR);
2474            }
2475            break;
2476        case CR_CONFIGURE_ENDPOINT:
2477            slotid = xhci_get_slot(xhci, &event, &trb);
2478            if (slotid) {
2479                event.ccode = xhci_configure_slot(xhci, slotid, trb.parameter,
2480                                                  trb.control & TRB_CR_DC);
2481            }
2482            break;
2483        case CR_EVALUATE_CONTEXT:
2484            slotid = xhci_get_slot(xhci, &event, &trb);
2485            if (slotid) {
2486                event.ccode = xhci_evaluate_slot(xhci, slotid, trb.parameter);
2487            }
2488            break;
2489        case CR_STOP_ENDPOINT:
2490            slotid = xhci_get_slot(xhci, &event, &trb);
2491            if (slotid) {
2492                unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2493                    & TRB_CR_EPID_MASK;
2494                event.ccode = xhci_stop_ep(xhci, slotid, epid);
2495            }
2496            break;
2497        case CR_RESET_ENDPOINT:
2498            slotid = xhci_get_slot(xhci, &event, &trb);
2499            if (slotid) {
2500                unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2501                    & TRB_CR_EPID_MASK;
2502                event.ccode = xhci_reset_ep(xhci, slotid, epid);
2503            }
2504            break;
2505        case CR_SET_TR_DEQUEUE:
2506            slotid = xhci_get_slot(xhci, &event, &trb);
2507            if (slotid) {
2508                unsigned int epid = (trb.control >> TRB_CR_EPID_SHIFT)
2509                    & TRB_CR_EPID_MASK;
2510                unsigned int streamid = (trb.status >> 16) & 0xffff;
2511                event.ccode = xhci_set_ep_dequeue(xhci, slotid,
2512                                                  epid, streamid,
2513                                                  trb.parameter);
2514            }
2515            break;
2516        case CR_RESET_DEVICE:
2517            slotid = xhci_get_slot(xhci, &event, &trb);
2518            if (slotid) {
2519                event.ccode = xhci_reset_slot(xhci, slotid);
2520            }
2521            break;
2522        case CR_GET_PORT_BANDWIDTH:
2523            event.ccode = xhci_get_port_bandwidth(xhci, trb.parameter);
2524            break;
2525        case CR_VENDOR_NEC_FIRMWARE_REVISION:
2526            if (xhci->nec_quirks) {
2527                event.type = 48; /* NEC reply */
2528                event.length = 0x3025;
2529            } else {
2530                event.ccode = CC_TRB_ERROR;
2531            }
2532            break;
2533        case CR_VENDOR_NEC_CHALLENGE_RESPONSE:
2534            if (xhci->nec_quirks) {
2535                uint32_t chi = trb.parameter >> 32;
2536                uint32_t clo = trb.parameter;
2537                uint32_t val = xhci_nec_challenge(chi, clo);
2538                event.length = val & 0xFFFF;
2539                event.epid = val >> 16;
2540                slotid = val >> 24;
2541                event.type = 48; /* NEC reply */
2542            } else {
2543                event.ccode = CC_TRB_ERROR;
2544            }
2545            break;
2546        default:
2547            trace_usb_xhci_unimplemented("command", type);
2548            event.ccode = CC_TRB_ERROR;
2549            break;
2550        }
2551        event.slotid = slotid;
2552        xhci_event(xhci, &event, 0);
2553
2554        if (count++ > COMMAND_LIMIT) {
2555            trace_usb_xhci_enforced_limit("commands");
2556            return;
2557        }
2558    }
2559}
2560
2561static bool xhci_port_have_device(XHCIPort *port)
2562{
2563    if (!port->uport->dev || !port->uport->dev->attached) {
2564        return false; /* no device present */
2565    }
2566    if (!((1 << port->uport->dev->speed) & port->speedmask)) {
2567        return false; /* speed mismatch */
2568    }
2569    return true;
2570}
2571
2572static void xhci_port_notify(XHCIPort *port, uint32_t bits)
2573{
2574    XHCIEvent ev = { ER_PORT_STATUS_CHANGE, CC_SUCCESS,
2575                     port->portnr << 24 };
2576
2577    if ((port->portsc & bits) == bits) {
2578        return;
2579    }
2580    trace_usb_xhci_port_notify(port->portnr, bits);
2581    port->portsc |= bits;
2582    if (!xhci_running(port->xhci)) {
2583        return;
2584    }
2585    xhci_event(port->xhci, &ev, 0);
2586}
2587
2588static void xhci_port_update(XHCIPort *port, int is_detach)
2589{
2590    uint32_t pls = PLS_RX_DETECT;
2591
2592    port->portsc = PORTSC_PP;
2593    if (!is_detach && xhci_port_have_device(port)) {
2594        port->portsc |= PORTSC_CCS;
2595        switch (port->uport->dev->speed) {
2596        case USB_SPEED_LOW:
2597            port->portsc |= PORTSC_SPEED_LOW;
2598            pls = PLS_POLLING;
2599            break;
2600        case USB_SPEED_FULL:
2601            port->portsc |= PORTSC_SPEED_FULL;
2602            pls = PLS_POLLING;
2603            break;
2604        case USB_SPEED_HIGH:
2605            port->portsc |= PORTSC_SPEED_HIGH;
2606            pls = PLS_POLLING;
2607            break;
2608        case USB_SPEED_SUPER:
2609            port->portsc |= PORTSC_SPEED_SUPER;
2610            port->portsc |= PORTSC_PED;
2611            pls = PLS_U0;
2612            break;
2613        }
2614    }
2615    set_field(&port->portsc, pls, PORTSC_PLS);
2616    trace_usb_xhci_port_link(port->portnr, pls);
2617    xhci_port_notify(port, PORTSC_CSC);
2618}
2619
2620static void xhci_port_reset(XHCIPort *port, bool warm_reset)
2621{
2622    trace_usb_xhci_port_reset(port->portnr, warm_reset);
2623
2624    if (!xhci_port_have_device(port)) {
2625        return;
2626    }
2627
2628    usb_device_reset(port->uport->dev);
2629
2630    switch (port->uport->dev->speed) {
2631    case USB_SPEED_SUPER:
2632        if (warm_reset) {
2633            port->portsc |= PORTSC_WRC;
2634        }
2635        /* fall through */
2636    case USB_SPEED_LOW:
2637    case USB_SPEED_FULL:
2638    case USB_SPEED_HIGH:
2639        set_field(&port->portsc, PLS_U0, PORTSC_PLS);
2640        trace_usb_xhci_port_link(port->portnr, PLS_U0);
2641        port->portsc |= PORTSC_PED;
2642        break;
2643    }
2644
2645    port->portsc &= ~PORTSC_PR;
2646    xhci_port_notify(port, PORTSC_PRC);
2647}
2648
2649static void xhci_reset(DeviceState *dev)
2650{
2651    XHCIState *xhci = XHCI(dev);
2652    int i;
2653
2654    trace_usb_xhci_reset();
2655    if (!(xhci->usbsts & USBSTS_HCH)) {
2656        DPRINTF("xhci: reset while running!\n");
2657    }
2658
2659    xhci->usbcmd = 0;
2660    xhci->usbsts = USBSTS_HCH;
2661    xhci->dnctrl = 0;
2662    xhci->crcr_low = 0;
2663    xhci->crcr_high = 0;
2664    xhci->dcbaap_low = 0;
2665    xhci->dcbaap_high = 0;
2666    xhci->config = 0;
2667
2668    for (i = 0; i < xhci->numslots; i++) {
2669        xhci_disable_slot(xhci, i+1);
2670    }
2671
2672    for (i = 0; i < xhci->numports; i++) {
2673        xhci_port_update(xhci->ports + i, 0);
2674    }
2675
2676    for (i = 0; i < xhci->numintrs; i++) {
2677        xhci->intr[i].iman = 0;
2678        xhci->intr[i].imod = 0;
2679        xhci->intr[i].erstsz = 0;
2680        xhci->intr[i].erstba_low = 0;
2681        xhci->intr[i].erstba_high = 0;
2682        xhci->intr[i].erdp_low = 0;
2683        xhci->intr[i].erdp_high = 0;
2684        xhci->intr[i].msix_used = 0;
2685
2686        xhci->intr[i].er_ep_idx = 0;
2687        xhci->intr[i].er_pcs = 1;
2688        xhci->intr[i].ev_buffer_put = 0;
2689        xhci->intr[i].ev_buffer_get = 0;
2690    }
2691
2692    xhci->mfindex_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
2693    xhci_mfwrap_update(xhci);
2694}
2695
2696static uint64_t xhci_cap_read(void *ptr, hwaddr reg, unsigned size)
2697{
2698    XHCIState *xhci = ptr;
2699    uint32_t ret;
2700
2701    switch (reg) {
2702    case 0x00: /* HCIVERSION, CAPLENGTH */
2703        ret = 0x01000000 | LEN_CAP;
2704        break;
2705    case 0x04: /* HCSPARAMS 1 */
2706        ret = ((xhci->numports_2+xhci->numports_3)<<24)
2707            | (xhci->numintrs<<8) | xhci->numslots;
2708        break;
2709    case 0x08: /* HCSPARAMS 2 */
2710        ret = 0x0000000f;
2711        break;
2712    case 0x0c: /* HCSPARAMS 3 */
2713        ret = 0x00000000;
2714        break;
2715    case 0x10: /* HCCPARAMS */
2716        if (sizeof(dma_addr_t) == 4) {
2717            ret = 0x00080000 | (xhci->max_pstreams_mask << 12);
2718        } else {
2719            ret = 0x00080001 | (xhci->max_pstreams_mask << 12);
2720        }
2721        break;
2722    case 0x14: /* DBOFF */
2723        ret = OFF_DOORBELL;
2724        break;
2725    case 0x18: /* RTSOFF */
2726        ret = OFF_RUNTIME;
2727        break;
2728
2729    /* extended capabilities */
2730    case 0x20: /* Supported Protocol:00 */
2731        ret = 0x02000402; /* USB 2.0 */
2732        break;
2733    case 0x24: /* Supported Protocol:04 */
2734        ret = 0x20425355; /* "USB " */
2735        break;
2736    case 0x28: /* Supported Protocol:08 */
2737        if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
2738            ret = (xhci->numports_2<<8) | (xhci->numports_3+1);
2739        } else {
2740            ret = (xhci->numports_2<<8) | 1;
2741        }
2742        break;
2743    case 0x2c: /* Supported Protocol:0c */
2744        ret = 0x00000000; /* reserved */
2745        break;
2746    case 0x30: /* Supported Protocol:00 */
2747        ret = 0x03000002; /* USB 3.0 */
2748        break;
2749    case 0x34: /* Supported Protocol:04 */
2750        ret = 0x20425355; /* "USB " */
2751        break;
2752    case 0x38: /* Supported Protocol:08 */
2753        if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
2754            ret = (xhci->numports_3<<8) | 1;
2755        } else {
2756            ret = (xhci->numports_3<<8) | (xhci->numports_2+1);
2757        }
2758        break;
2759    case 0x3c: /* Supported Protocol:0c */
2760        ret = 0x00000000; /* reserved */
2761        break;
2762    default:
2763        trace_usb_xhci_unimplemented("cap read", reg);
2764        ret = 0;
2765    }
2766
2767    trace_usb_xhci_cap_read(reg, ret);
2768    return ret;
2769}
2770
2771static uint64_t xhci_port_read(void *ptr, hwaddr reg, unsigned size)
2772{
2773    XHCIPort *port = ptr;
2774    uint32_t ret;
2775
2776    switch (reg) {
2777    case 0x00: /* PORTSC */
2778        ret = port->portsc;
2779        break;
2780    case 0x04: /* PORTPMSC */
2781    case 0x08: /* PORTLI */
2782        ret = 0;
2783        break;
2784    case 0x0c: /* reserved */
2785    default:
2786        trace_usb_xhci_unimplemented("port read", reg);
2787        ret = 0;
2788    }
2789
2790    trace_usb_xhci_port_read(port->portnr, reg, ret);
2791    return ret;
2792}
2793
2794static void xhci_port_write(void *ptr, hwaddr reg,
2795                            uint64_t val, unsigned size)
2796{
2797    XHCIPort *port = ptr;
2798    uint32_t portsc, notify;
2799
2800    trace_usb_xhci_port_write(port->portnr, reg, val);
2801
2802    switch (reg) {
2803    case 0x00: /* PORTSC */
2804        /* write-1-to-start bits */
2805        if (val & PORTSC_WPR) {
2806            xhci_port_reset(port, true);
2807            break;
2808        }
2809        if (val & PORTSC_PR) {
2810            xhci_port_reset(port, false);
2811            break;
2812        }
2813
2814        portsc = port->portsc;
2815        notify = 0;
2816        /* write-1-to-clear bits*/
2817        portsc &= ~(val & (PORTSC_CSC|PORTSC_PEC|PORTSC_WRC|PORTSC_OCC|
2818                           PORTSC_PRC|PORTSC_PLC|PORTSC_CEC));
2819        if (val & PORTSC_LWS) {
2820            /* overwrite PLS only when LWS=1 */
2821            uint32_t old_pls = get_field(port->portsc, PORTSC_PLS);
2822            uint32_t new_pls = get_field(val, PORTSC_PLS);
2823            switch (new_pls) {
2824            case PLS_U0:
2825                if (old_pls != PLS_U0) {
2826                    set_field(&portsc, new_pls, PORTSC_PLS);
2827                    trace_usb_xhci_port_link(port->portnr, new_pls);
2828                    notify = PORTSC_PLC;
2829                }
2830                break;
2831            case PLS_U3:
2832                if (old_pls < PLS_U3) {
2833                    set_field(&portsc, new_pls, PORTSC_PLS);
2834                    trace_usb_xhci_port_link(port->portnr, new_pls);
2835                }
2836                break;
2837            case PLS_RESUME:
2838                /* windows does this for some reason, don't spam stderr */
2839                break;
2840            default:
2841                DPRINTF("%s: ignore pls write (old %d, new %d)\n",
2842                        __func__, old_pls, new_pls);
2843                break;
2844            }
2845        }
2846        /* read/write bits */
2847        portsc &= ~(PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE);
2848        portsc |= (val & (PORTSC_PP|PORTSC_WCE|PORTSC_WDE|PORTSC_WOE));
2849        port->portsc = portsc;
2850        if (notify) {
2851            xhci_port_notify(port, notify);
2852        }
2853        break;
2854    case 0x04: /* PORTPMSC */
2855    case 0x08: /* PORTLI */
2856    default:
2857        trace_usb_xhci_unimplemented("port write", reg);
2858    }
2859}
2860
2861static uint64_t xhci_oper_read(void *ptr, hwaddr reg, unsigned size)
2862{
2863    XHCIState *xhci = ptr;
2864    uint32_t ret;
2865
2866    switch (reg) {
2867    case 0x00: /* USBCMD */
2868        ret = xhci->usbcmd;
2869        break;
2870    case 0x04: /* USBSTS */
2871        ret = xhci->usbsts;
2872        break;
2873    case 0x08: /* PAGESIZE */
2874        ret = 1; /* 4KiB */
2875        break;
2876    case 0x14: /* DNCTRL */
2877        ret = xhci->dnctrl;
2878        break;
2879    case 0x18: /* CRCR low */
2880        ret = xhci->crcr_low & ~0xe;
2881        break;
2882    case 0x1c: /* CRCR high */
2883        ret = xhci->crcr_high;
2884        break;
2885    case 0x30: /* DCBAAP low */
2886        ret = xhci->dcbaap_low;
2887        break;
2888    case 0x34: /* DCBAAP high */
2889        ret = xhci->dcbaap_high;
2890        break;
2891    case 0x38: /* CONFIG */
2892        ret = xhci->config;
2893        break;
2894    default:
2895        trace_usb_xhci_unimplemented("oper read", reg);
2896        ret = 0;
2897    }
2898
2899    trace_usb_xhci_oper_read(reg, ret);
2900    return ret;
2901}
2902
2903static void xhci_oper_write(void *ptr, hwaddr reg,
2904                            uint64_t val, unsigned size)
2905{
2906    XHCIState *xhci = ptr;
2907    DeviceState *d = DEVICE(ptr);
2908
2909    trace_usb_xhci_oper_write(reg, val);
2910
2911    switch (reg) {
2912    case 0x00: /* USBCMD */
2913        if ((val & USBCMD_RS) && !(xhci->usbcmd & USBCMD_RS)) {
2914            xhci_run(xhci);
2915        } else if (!(val & USBCMD_RS) && (xhci->usbcmd & USBCMD_RS)) {
2916            xhci_stop(xhci);
2917        }
2918        if (val & USBCMD_CSS) {
2919            /* save state */
2920            xhci->usbsts &= ~USBSTS_SRE;
2921        }
2922        if (val & USBCMD_CRS) {
2923            /* restore state */
2924            xhci->usbsts |= USBSTS_SRE;
2925        }
2926        xhci->usbcmd = val & 0xc0f;
2927        xhci_mfwrap_update(xhci);
2928        if (val & USBCMD_HCRST) {
2929            xhci_reset(d);
2930        }
2931        xhci_intx_update(xhci);
2932        break;
2933
2934    case 0x04: /* USBSTS */
2935        /* these bits are write-1-to-clear */
2936        xhci->usbsts &= ~(val & (USBSTS_HSE|USBSTS_EINT|USBSTS_PCD|USBSTS_SRE));
2937        xhci_intx_update(xhci);
2938        break;
2939
2940    case 0x14: /* DNCTRL */
2941        xhci->dnctrl = val & 0xffff;
2942        break;
2943    case 0x18: /* CRCR low */
2944        xhci->crcr_low = (val & 0xffffffcf) | (xhci->crcr_low & CRCR_CRR);
2945        break;
2946    case 0x1c: /* CRCR high */
2947        xhci->crcr_high = val;
2948        if (xhci->crcr_low & (CRCR_CA|CRCR_CS) && (xhci->crcr_low & CRCR_CRR)) {
2949            XHCIEvent event = {ER_COMMAND_COMPLETE, CC_COMMAND_RING_STOPPED};
2950            xhci->crcr_low &= ~CRCR_CRR;
2951            xhci_event(xhci, &event, 0);
2952            DPRINTF("xhci: command ring stopped (CRCR=%08x)\n", xhci->crcr_low);
2953        } else {
2954            dma_addr_t base = xhci_addr64(xhci->crcr_low & ~0x3f, val);
2955            xhci_ring_init(xhci, &xhci->cmd_ring, base);
2956        }
2957        xhci->crcr_low &= ~(CRCR_CA | CRCR_CS);
2958        break;
2959    case 0x30: /* DCBAAP low */
2960        xhci->dcbaap_low = val & 0xffffffc0;
2961        break;
2962    case 0x34: /* DCBAAP high */
2963        xhci->dcbaap_high = val;
2964        break;
2965    case 0x38: /* CONFIG */
2966        xhci->config = val & 0xff;
2967        break;
2968    default:
2969        trace_usb_xhci_unimplemented("oper write", reg);
2970    }
2971}
2972
2973static uint64_t xhci_runtime_read(void *ptr, hwaddr reg,
2974                                  unsigned size)
2975{
2976    XHCIState *xhci = ptr;
2977    uint32_t ret = 0;
2978
2979    if (reg < 0x20) {
2980        switch (reg) {
2981        case 0x00: /* MFINDEX */
2982            ret = xhci_mfindex_get(xhci) & 0x3fff;
2983            break;
2984        default:
2985            trace_usb_xhci_unimplemented("runtime read", reg);
2986            break;
2987        }
2988    } else {
2989        int v = (reg - 0x20) / 0x20;
2990        XHCIInterrupter *intr = &xhci->intr[v];
2991        switch (reg & 0x1f) {
2992        case 0x00: /* IMAN */
2993            ret = intr->iman;
2994            break;
2995        case 0x04: /* IMOD */
2996            ret = intr->imod;
2997            break;
2998        case 0x08: /* ERSTSZ */
2999            ret = intr->erstsz;
3000            break;
3001        case 0x10: /* ERSTBA low */
3002            ret = intr->erstba_low;
3003            break;
3004        case 0x14: /* ERSTBA high */
3005            ret = intr->erstba_high;
3006            break;
3007        case 0x18: /* ERDP low */
3008            ret = intr->erdp_low;
3009            break;
3010        case 0x1c: /* ERDP high */
3011            ret = intr->erdp_high;
3012            break;
3013        }
3014    }
3015
3016    trace_usb_xhci_runtime_read(reg, ret);
3017    return ret;
3018}
3019
3020static void xhci_runtime_write(void *ptr, hwaddr reg,
3021                               uint64_t val, unsigned size)
3022{
3023    XHCIState *xhci = ptr;
3024    int v = (reg - 0x20) / 0x20;
3025    XHCIInterrupter *intr = &xhci->intr[v];
3026    trace_usb_xhci_runtime_write(reg, val);
3027
3028    if (reg < 0x20) {
3029        trace_usb_xhci_unimplemented("runtime write", reg);
3030        return;
3031    }
3032
3033    switch (reg & 0x1f) {
3034    case 0x00: /* IMAN */
3035        if (val & IMAN_IP) {
3036            intr->iman &= ~IMAN_IP;
3037        }
3038        intr->iman &= ~IMAN_IE;
3039        intr->iman |= val & IMAN_IE;
3040        if (v == 0) {
3041            xhci_intx_update(xhci);
3042        }
3043        xhci_msix_update(xhci, v);
3044        break;
3045    case 0x04: /* IMOD */
3046        intr->imod = val;
3047        break;
3048    case 0x08: /* ERSTSZ */
3049        intr->erstsz = val & 0xffff;
3050        break;
3051    case 0x10: /* ERSTBA low */
3052        if (xhci->nec_quirks) {
3053            /* NEC driver bug: it doesn't align this to 64 bytes */
3054            intr->erstba_low = val & 0xfffffff0;
3055        } else {
3056            intr->erstba_low = val & 0xffffffc0;
3057        }
3058        break;
3059    case 0x14: /* ERSTBA high */
3060        intr->erstba_high = val;
3061        xhci_er_reset(xhci, v);
3062        break;
3063    case 0x18: /* ERDP low */
3064        if (val & ERDP_EHB) {
3065            intr->erdp_low &= ~ERDP_EHB;
3066        }
3067        intr->erdp_low = (val & ~ERDP_EHB) | (intr->erdp_low & ERDP_EHB);
3068        if (val & ERDP_EHB) {
3069            dma_addr_t erdp = xhci_addr64(intr->erdp_low, intr->erdp_high);
3070            unsigned int dp_idx = (erdp - intr->er_start) / TRB_SIZE;
3071            if (erdp >= intr->er_start &&
3072                erdp < (intr->er_start + TRB_SIZE * intr->er_size) &&
3073                dp_idx != intr->er_ep_idx) {
3074                xhci_intr_raise(xhci, v);
3075            }
3076        }
3077        break;
3078    case 0x1c: /* ERDP high */
3079        intr->erdp_high = val;
3080        break;
3081    default:
3082        trace_usb_xhci_unimplemented("oper write", reg);
3083    }
3084}
3085
3086static uint64_t xhci_doorbell_read(void *ptr, hwaddr reg,
3087                                   unsigned size)
3088{
3089    /* doorbells always read as 0 */
3090    trace_usb_xhci_doorbell_read(reg, 0);
3091    return 0;
3092}
3093
3094static void xhci_doorbell_write(void *ptr, hwaddr reg,
3095                                uint64_t val, unsigned size)
3096{
3097    XHCIState *xhci = ptr;
3098    unsigned int epid, streamid;
3099
3100    trace_usb_xhci_doorbell_write(reg, val);
3101
3102    if (!xhci_running(xhci)) {
3103        DPRINTF("xhci: wrote doorbell while xHC stopped or paused\n");
3104        return;
3105    }
3106
3107    reg >>= 2;
3108
3109    if (reg == 0) {
3110        if (val == 0) {
3111            xhci_process_commands(xhci);
3112        } else {
3113            DPRINTF("xhci: bad doorbell 0 write: 0x%x\n",
3114                    (uint32_t)val);
3115        }
3116    } else {
3117        epid = val & 0xff;
3118        streamid = (val >> 16) & 0xffff;
3119        if (reg > xhci->numslots) {
3120            DPRINTF("xhci: bad doorbell %d\n", (int)reg);
3121        } else if (epid > 31) {
3122            DPRINTF("xhci: bad doorbell %d write: 0x%x\n",
3123                    (int)reg, (uint32_t)val);
3124        } else {
3125            xhci_kick_ep(xhci, reg, epid, streamid);
3126        }
3127    }
3128}
3129
3130static void xhci_cap_write(void *opaque, hwaddr addr, uint64_t val,
3131                           unsigned width)
3132{
3133    /* nothing */
3134}
3135
3136static const MemoryRegionOps xhci_cap_ops = {
3137    .read = xhci_cap_read,
3138    .write = xhci_cap_write,
3139    .valid.min_access_size = 1,
3140    .valid.max_access_size = 4,
3141    .impl.min_access_size = 4,
3142    .impl.max_access_size = 4,
3143    .endianness = DEVICE_LITTLE_ENDIAN,
3144};
3145
3146static const MemoryRegionOps xhci_oper_ops = {
3147    .read = xhci_oper_read,
3148    .write = xhci_oper_write,
3149    .valid.min_access_size = 4,
3150    .valid.max_access_size = 4,
3151    .endianness = DEVICE_LITTLE_ENDIAN,
3152};
3153
3154static const MemoryRegionOps xhci_port_ops = {
3155    .read = xhci_port_read,
3156    .write = xhci_port_write,
3157    .valid.min_access_size = 4,
3158    .valid.max_access_size = 4,
3159    .endianness = DEVICE_LITTLE_ENDIAN,
3160};
3161
3162static const MemoryRegionOps xhci_runtime_ops = {
3163    .read = xhci_runtime_read,
3164    .write = xhci_runtime_write,
3165    .valid.min_access_size = 4,
3166    .valid.max_access_size = 4,
3167    .endianness = DEVICE_LITTLE_ENDIAN,
3168};
3169
3170static const MemoryRegionOps xhci_doorbell_ops = {
3171    .read = xhci_doorbell_read,
3172    .write = xhci_doorbell_write,
3173    .valid.min_access_size = 4,
3174    .valid.max_access_size = 4,
3175    .endianness = DEVICE_LITTLE_ENDIAN,
3176};
3177
3178static void xhci_attach(USBPort *usbport)
3179{
3180    XHCIState *xhci = usbport->opaque;
3181    XHCIPort *port = xhci_lookup_port(xhci, usbport);
3182
3183    xhci_port_update(port, 0);
3184}
3185
3186static void xhci_detach(USBPort *usbport)
3187{
3188    XHCIState *xhci = usbport->opaque;
3189    XHCIPort *port = xhci_lookup_port(xhci, usbport);
3190
3191    xhci_detach_slot(xhci, usbport);
3192    xhci_port_update(port, 1);
3193}
3194
3195static void xhci_wakeup(USBPort *usbport)
3196{
3197    XHCIState *xhci = usbport->opaque;
3198    XHCIPort *port = xhci_lookup_port(xhci, usbport);
3199
3200    if (get_field(port->portsc, PORTSC_PLS) != PLS_U3) {
3201        return;
3202    }
3203    set_field(&port->portsc, PLS_RESUME, PORTSC_PLS);
3204    xhci_port_notify(port, PORTSC_PLC);
3205}
3206
3207static void xhci_complete(USBPort *port, USBPacket *packet)
3208{
3209    XHCITransfer *xfer = container_of(packet, XHCITransfer, packet);
3210
3211    if (packet->status == USB_RET_REMOVE_FROM_QUEUE) {
3212        xhci_ep_nuke_one_xfer(xfer, 0);
3213        return;
3214    }
3215    xhci_try_complete_packet(xfer);
3216    xhci_kick_epctx(xfer->epctx, xfer->streamid);
3217    if (xfer->complete) {
3218        xhci_ep_free_xfer(xfer);
3219    }
3220}
3221
3222static void xhci_child_detach(USBPort *uport, USBDevice *child)
3223{
3224    USBBus *bus = usb_bus_from_device(child);
3225    XHCIState *xhci = container_of(bus, XHCIState, bus);
3226
3227    xhci_detach_slot(xhci, child->port);
3228}
3229
3230static USBPortOps xhci_uport_ops = {
3231    .attach   = xhci_attach,
3232    .detach   = xhci_detach,
3233    .wakeup   = xhci_wakeup,
3234    .complete = xhci_complete,
3235    .child_detach = xhci_child_detach,
3236};
3237
3238static int xhci_find_epid(USBEndpoint *ep)
3239{
3240    if (ep->nr == 0) {
3241        return 1;
3242    }
3243    if (ep->pid == USB_TOKEN_IN) {
3244        return ep->nr * 2 + 1;
3245    } else {
3246        return ep->nr * 2;
3247    }
3248}
3249
3250static USBEndpoint *xhci_epid_to_usbep(XHCIEPContext *epctx)
3251{
3252    USBPort *uport;
3253    uint32_t token;
3254
3255    if (!epctx) {
3256        return NULL;
3257    }
3258    uport = epctx->xhci->slots[epctx->slotid - 1].uport;
3259    token = (epctx->epid & 1) ? USB_TOKEN_IN : USB_TOKEN_OUT;
3260    if (!uport) {
3261        return NULL;
3262    }
3263    return usb_ep_get(uport->dev, token, epctx->epid >> 1);
3264}
3265
3266static void xhci_wakeup_endpoint(USBBus *bus, USBEndpoint *ep,
3267                                 unsigned int stream)
3268{
3269    XHCIState *xhci = container_of(bus, XHCIState, bus);
3270    int slotid;
3271
3272    DPRINTF("%s\n", __func__);
3273    slotid = ep->dev->addr;
3274    if (slotid == 0 || !xhci->slots[slotid-1].enabled) {
3275        DPRINTF("%s: oops, no slot for dev %d\n", __func__, ep->dev->addr);
3276        return;
3277    }
3278    xhci_kick_ep(xhci, slotid, xhci_find_epid(ep), stream);
3279}
3280
3281static USBBusOps xhci_bus_ops = {
3282    .wakeup_endpoint = xhci_wakeup_endpoint,
3283};
3284
3285static void usb_xhci_init(XHCIState *xhci)
3286{
3287    DeviceState *dev = DEVICE(xhci);
3288    XHCIPort *port;
3289    int i, usbports, speedmask;
3290
3291    xhci->usbsts = USBSTS_HCH;
3292
3293    if (xhci->numports_2 > MAXPORTS_2) {
3294        xhci->numports_2 = MAXPORTS_2;
3295    }
3296    if (xhci->numports_3 > MAXPORTS_3) {
3297        xhci->numports_3 = MAXPORTS_3;
3298    }
3299    usbports = MAX(xhci->numports_2, xhci->numports_3);
3300    xhci->numports = xhci->numports_2 + xhci->numports_3;
3301
3302    usb_bus_new(&xhci->bus, sizeof(xhci->bus), &xhci_bus_ops, dev);
3303
3304    for (i = 0; i < usbports; i++) {
3305        speedmask = 0;
3306        if (i < xhci->numports_2) {
3307            if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
3308                port = &xhci->ports[i + xhci->numports_3];
3309                port->portnr = i + 1 + xhci->numports_3;
3310            } else {
3311                port = &xhci->ports[i];
3312                port->portnr = i + 1;
3313            }
3314            port->uport = &xhci->uports[i];
3315            port->speedmask =
3316                USB_SPEED_MASK_LOW  |
3317                USB_SPEED_MASK_FULL |
3318                USB_SPEED_MASK_HIGH;
3319            snprintf(port->name, sizeof(port->name), "usb2 port #%d", i+1);
3320            speedmask |= port->speedmask;
3321        }
3322        if (i < xhci->numports_3) {
3323            if (xhci_get_flag(xhci, XHCI_FLAG_SS_FIRST)) {
3324                port = &xhci->ports[i];
3325                port->portnr = i + 1;
3326            } else {
3327                port = &xhci->ports[i + xhci->numports_2];
3328                port->portnr = i + 1 + xhci->numports_2;
3329            }
3330            port->uport = &xhci->uports[i];
3331            port->speedmask = USB_SPEED_MASK_SUPER;
3332            snprintf(port->name, sizeof(port->name), "usb3 port #%d", i+1);
3333            speedmask |= port->speedmask;
3334        }
3335        usb_register_port(&xhci->bus, &xhci->uports[i], xhci, i,
3336                          &xhci_uport_ops, speedmask);
3337    }
3338}
3339
3340static void usb_xhci_realize(struct PCIDevice *dev, Error **errp)
3341{
3342    int i, ret;
3343    Error *err = NULL;
3344
3345    XHCIState *xhci = XHCI(dev);
3346
3347    dev->config[PCI_CLASS_PROG] = 0x30;    /* xHCI */
3348    dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin 1 */
3349    dev->config[PCI_CACHE_LINE_SIZE] = 0x10;
3350    dev->config[0x60] = 0x30; /* release number */
3351
3352    if (strcmp(object_get_typename(OBJECT(dev)), TYPE_NEC_XHCI) == 0) {
3353        xhci->nec_quirks = true;
3354    }
3355    if (xhci->numintrs > MAXINTRS) {
3356        xhci->numintrs = MAXINTRS;
3357    }
3358    while (xhci->numintrs & (xhci->numintrs - 1)) {   /* ! power of 2 */
3359        xhci->numintrs++;
3360    }
3361    if (xhci->numintrs < 1) {
3362        xhci->numintrs = 1;
3363    }
3364    if (xhci->numslots > MAXSLOTS) {
3365        xhci->numslots = MAXSLOTS;
3366    }
3367    if (xhci->numslots < 1) {
3368        xhci->numslots = 1;
3369    }
3370    if (xhci_get_flag(xhci, XHCI_FLAG_ENABLE_STREAMS)) {
3371        xhci->max_pstreams_mask = 7; /* == 256 primary streams */
3372    } else {
3373        xhci->max_pstreams_mask = 0;
3374    }
3375
3376    if (xhci->msi != ON_OFF_AUTO_OFF) {
3377        ret = msi_init(dev, 0x70, xhci->numintrs, true, false, &err);
3378        /* Any error other than -ENOTSUP(board's MSI support is broken)
3379         * is a programming error */
3380        assert(!ret || ret == -ENOTSUP);
3381        if (ret && xhci->msi == ON_OFF_AUTO_ON) {
3382            /* Can't satisfy user's explicit msi=on request, fail */
3383            error_append_hint(&err, "You have to use msi=auto (default) or "
3384                    "msi=off with this machine type.\n");
3385            error_propagate(errp, err);
3386            return;
3387        }
3388        assert(!err || xhci->msi == ON_OFF_AUTO_AUTO);
3389        /* With msi=auto, we fall back to MSI off silently */
3390        error_free(err);
3391    }
3392
3393    usb_xhci_init(xhci);
3394    xhci->mfwrap_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, xhci_mfwrap_timer, xhci);
3395
3396    memory_region_init(&xhci->mem, OBJECT(xhci), "xhci", LEN_REGS);
3397    memory_region_init_io(&xhci->mem_cap, OBJECT(xhci), &xhci_cap_ops, xhci,
3398                          "capabilities", LEN_CAP);
3399    memory_region_init_io(&xhci->mem_oper, OBJECT(xhci), &xhci_oper_ops, xhci,
3400                          "operational", 0x400);
3401    memory_region_init_io(&xhci->mem_runtime, OBJECT(xhci), &xhci_runtime_ops, xhci,
3402                          "runtime", LEN_RUNTIME);
3403    memory_region_init_io(&xhci->mem_doorbell, OBJECT(xhci), &xhci_doorbell_ops, xhci,
3404                          "doorbell", LEN_DOORBELL);
3405
3406    memory_region_add_subregion(&xhci->mem, 0,            &xhci->mem_cap);
3407    memory_region_add_subregion(&xhci->mem, OFF_OPER,     &xhci->mem_oper);
3408    memory_region_add_subregion(&xhci->mem, OFF_RUNTIME,  &xhci->mem_runtime);
3409    memory_region_add_subregion(&xhci->mem, OFF_DOORBELL, &xhci->mem_doorbell);
3410
3411    for (i = 0; i < xhci->numports; i++) {
3412        XHCIPort *port = &xhci->ports[i];
3413        uint32_t offset = OFF_OPER + 0x400 + 0x10 * i;
3414        port->xhci = xhci;
3415        memory_region_init_io(&port->mem, OBJECT(xhci), &xhci_port_ops, port,
3416                              port->name, 0x10);
3417        memory_region_add_subregion(&xhci->mem, offset, &port->mem);
3418    }
3419
3420    pci_register_bar(dev, 0,
3421                     PCI_BASE_ADDRESS_SPACE_MEMORY|PCI_BASE_ADDRESS_MEM_TYPE_64,
3422                     &xhci->mem);
3423
3424    if (pci_bus_is_express(pci_get_bus(dev)) ||
3425        xhci_get_flag(xhci, XHCI_FLAG_FORCE_PCIE_ENDCAP)) {
3426        ret = pcie_endpoint_cap_init(dev, 0xa0);
3427        assert(ret > 0);
3428    }
3429
3430    if (xhci->msix != ON_OFF_AUTO_OFF) {
3431        /* TODO check for errors, and should fail when msix=on */
3432        msix_init(dev, xhci->numintrs,
3433                  &xhci->mem, 0, OFF_MSIX_TABLE,
3434                  &xhci->mem, 0, OFF_MSIX_PBA,
3435                  0x90, NULL);
3436    }
3437}
3438
3439static void usb_xhci_exit(PCIDevice *dev)
3440{
3441    int i;
3442    XHCIState *xhci = XHCI(dev);
3443
3444    trace_usb_xhci_exit();
3445
3446    for (i = 0; i < xhci->numslots; i++) {
3447        xhci_disable_slot(xhci, i + 1);
3448    }
3449
3450    if (xhci->mfwrap_timer) {
3451        timer_del(xhci->mfwrap_timer);
3452        timer_free(xhci->mfwrap_timer);
3453        xhci->mfwrap_timer = NULL;
3454    }
3455
3456    memory_region_del_subregion(&xhci->mem, &xhci->mem_cap);
3457    memory_region_del_subregion(&xhci->mem, &xhci->mem_oper);
3458    memory_region_del_subregion(&xhci->mem, &xhci->mem_runtime);
3459    memory_region_del_subregion(&xhci->mem, &xhci->mem_doorbell);
3460
3461    for (i = 0; i < xhci->numports; i++) {
3462        XHCIPort *port = &xhci->ports[i];
3463        memory_region_del_subregion(&xhci->mem, &port->mem);
3464    }
3465
3466    /* destroy msix memory region */
3467    if (dev->msix_table && dev->msix_pba
3468        && dev->msix_entry_used) {
3469        msix_uninit(dev, &xhci->mem, &xhci->mem);
3470    }
3471
3472    usb_bus_release(&xhci->bus);
3473}
3474
3475static int usb_xhci_post_load(void *opaque, int version_id)
3476{
3477    XHCIState *xhci = opaque;
3478    PCIDevice *pci_dev = PCI_DEVICE(xhci);
3479    XHCISlot *slot;
3480    XHCIEPContext *epctx;
3481    dma_addr_t dcbaap, pctx;
3482    uint32_t slot_ctx[4];
3483    uint32_t ep_ctx[5];
3484    int slotid, epid, state, intr;
3485
3486    dcbaap = xhci_addr64(xhci->dcbaap_low, xhci->dcbaap_high);
3487
3488    for (slotid = 1; slotid <= xhci->numslots; slotid++) {
3489        slot = &xhci->slots[slotid-1];
3490        if (!slot->addressed) {
3491            continue;
3492        }
3493        slot->ctx =
3494            xhci_mask64(ldq_le_pci_dma(pci_dev, dcbaap + 8 * slotid));
3495        xhci_dma_read_u32s(xhci, slot->ctx, slot_ctx, sizeof(slot_ctx));
3496        slot->uport = xhci_lookup_uport(xhci, slot_ctx);
3497        if (!slot->uport) {
3498            /* should not happen, but may trigger on guest bugs */
3499            slot->enabled = 0;
3500            slot->addressed = 0;
3501            continue;
3502        }
3503        assert(slot->uport && slot->uport->dev);
3504
3505        for (epid = 1; epid <= 31; epid++) {
3506            pctx = slot->ctx + 32 * epid;
3507            xhci_dma_read_u32s(xhci, pctx, ep_ctx, sizeof(ep_ctx));
3508            state = ep_ctx[0] & EP_STATE_MASK;
3509            if (state == EP_DISABLED) {
3510                continue;
3511            }
3512            epctx = xhci_alloc_epctx(xhci, slotid, epid);
3513            slot->eps[epid-1] = epctx;
3514            xhci_init_epctx(epctx, pctx, ep_ctx);
3515            epctx->state = state;
3516            if (state == EP_RUNNING) {
3517                /* kick endpoint after vmload is finished */
3518                timer_mod(epctx->kick_timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL));
3519            }
3520        }
3521    }
3522
3523    for (intr = 0; intr < xhci->numintrs; intr++) {
3524        if (xhci->intr[intr].msix_used) {
3525            msix_vector_use(pci_dev, intr);
3526        } else {
3527            msix_vector_unuse(pci_dev, intr);
3528        }
3529    }
3530
3531    return 0;
3532}
3533
3534static const VMStateDescription vmstate_xhci_ring = {
3535    .name = "xhci-ring",
3536    .version_id = 1,
3537    .fields = (VMStateField[]) {
3538        VMSTATE_UINT64(dequeue, XHCIRing),
3539        VMSTATE_BOOL(ccs, XHCIRing),
3540        VMSTATE_END_OF_LIST()
3541    }
3542};
3543
3544static const VMStateDescription vmstate_xhci_port = {
3545    .name = "xhci-port",
3546    .version_id = 1,
3547    .fields = (VMStateField[]) {
3548        VMSTATE_UINT32(portsc, XHCIPort),
3549        VMSTATE_END_OF_LIST()
3550    }
3551};
3552
3553static const VMStateDescription vmstate_xhci_slot = {
3554    .name = "xhci-slot",
3555    .version_id = 1,
3556    .fields = (VMStateField[]) {
3557        VMSTATE_BOOL(enabled,   XHCISlot),
3558        VMSTATE_BOOL(addressed, XHCISlot),
3559        VMSTATE_END_OF_LIST()
3560    }
3561};
3562
3563static const VMStateDescription vmstate_xhci_event = {
3564    .name = "xhci-event",
3565    .version_id = 1,
3566    .fields = (VMStateField[]) {
3567        VMSTATE_UINT32(type,   XHCIEvent),
3568        VMSTATE_UINT32(ccode,  XHCIEvent),
3569        VMSTATE_UINT64(ptr,    XHCIEvent),
3570        VMSTATE_UINT32(length, XHCIEvent),
3571        VMSTATE_UINT32(flags,  XHCIEvent),
3572        VMSTATE_UINT8(slotid,  XHCIEvent),
3573        VMSTATE_UINT8(epid,    XHCIEvent),
3574        VMSTATE_END_OF_LIST()
3575    }
3576};
3577
3578static bool xhci_er_full(void *opaque, int version_id)
3579{
3580    return false;
3581}
3582
3583static const VMStateDescription vmstate_xhci_intr = {
3584    .name = "xhci-intr",
3585    .version_id = 1,
3586    .fields = (VMStateField[]) {
3587        /* registers */
3588        VMSTATE_UINT32(iman,          XHCIInterrupter),
3589        VMSTATE_UINT32(imod,          XHCIInterrupter),
3590        VMSTATE_UINT32(erstsz,        XHCIInterrupter),
3591        VMSTATE_UINT32(erstba_low,    XHCIInterrupter),
3592        VMSTATE_UINT32(erstba_high,   XHCIInterrupter),
3593        VMSTATE_UINT32(erdp_low,      XHCIInterrupter),
3594        VMSTATE_UINT32(erdp_high,     XHCIInterrupter),
3595
3596        /* state */
3597        VMSTATE_BOOL(msix_used,       XHCIInterrupter),
3598        VMSTATE_BOOL(er_pcs,          XHCIInterrupter),
3599        VMSTATE_UINT64(er_start,      XHCIInterrupter),
3600        VMSTATE_UINT32(er_size,       XHCIInterrupter),
3601        VMSTATE_UINT32(er_ep_idx,     XHCIInterrupter),
3602
3603        /* event queue (used if ring is full) */
3604        VMSTATE_BOOL(er_full_unused,  XHCIInterrupter),
3605        VMSTATE_UINT32_TEST(ev_buffer_put, XHCIInterrupter, xhci_er_full),
3606        VMSTATE_UINT32_TEST(ev_buffer_get, XHCIInterrupter, xhci_er_full),
3607        VMSTATE_STRUCT_ARRAY_TEST(ev_buffer, XHCIInterrupter, EV_QUEUE,
3608                                  xhci_er_full, 1,
3609                                  vmstate_xhci_event, XHCIEvent),
3610
3611        VMSTATE_END_OF_LIST()
3612    }
3613};
3614
3615static const VMStateDescription vmstate_xhci = {
3616    .name = "xhci",
3617    .version_id = 1,
3618    .post_load = usb_xhci_post_load,
3619    .fields = (VMStateField[]) {
3620        VMSTATE_PCI_DEVICE(parent_obj, XHCIState),
3621        VMSTATE_MSIX(parent_obj, XHCIState),
3622
3623        VMSTATE_STRUCT_VARRAY_UINT32(ports, XHCIState, numports, 1,
3624                                     vmstate_xhci_port, XHCIPort),
3625        VMSTATE_STRUCT_VARRAY_UINT32(slots, XHCIState, numslots, 1,
3626                                     vmstate_xhci_slot, XHCISlot),
3627        VMSTATE_STRUCT_VARRAY_UINT32(intr, XHCIState, numintrs, 1,
3628                                     vmstate_xhci_intr, XHCIInterrupter),
3629
3630        /* Operational Registers */
3631        VMSTATE_UINT32(usbcmd,        XHCIState),
3632        VMSTATE_UINT32(usbsts,        XHCIState),
3633        VMSTATE_UINT32(dnctrl,        XHCIState),
3634        VMSTATE_UINT32(crcr_low,      XHCIState),
3635        VMSTATE_UINT32(crcr_high,     XHCIState),
3636        VMSTATE_UINT32(dcbaap_low,    XHCIState),
3637        VMSTATE_UINT32(dcbaap_high,   XHCIState),
3638        VMSTATE_UINT32(config,        XHCIState),
3639
3640        /* Runtime Registers & state */
3641        VMSTATE_INT64(mfindex_start,  XHCIState),
3642        VMSTATE_TIMER_PTR(mfwrap_timer,   XHCIState),
3643        VMSTATE_STRUCT(cmd_ring, XHCIState, 1, vmstate_xhci_ring, XHCIRing),
3644
3645        VMSTATE_END_OF_LIST()
3646    }
3647};
3648
3649static Property xhci_properties[] = {
3650    DEFINE_PROP_BIT("streams", XHCIState, flags,
3651                    XHCI_FLAG_ENABLE_STREAMS, true),
3652    DEFINE_PROP_UINT32("p2",    XHCIState, numports_2, 4),
3653    DEFINE_PROP_UINT32("p3",    XHCIState, numports_3, 4),
3654    DEFINE_PROP_END_OF_LIST(),
3655};
3656
3657static void xhci_instance_init(Object *obj)
3658{
3659    /* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
3660     * line, therefore, no need to wait to realize like other devices */
3661    PCI_DEVICE(obj)->cap_present |= QEMU_PCI_CAP_EXPRESS;
3662}
3663
3664static void xhci_class_init(ObjectClass *klass, void *data)
3665{
3666    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
3667    DeviceClass *dc = DEVICE_CLASS(klass);
3668
3669    dc->vmsd    = &vmstate_xhci;
3670    dc->props   = xhci_properties;
3671    dc->reset   = xhci_reset;
3672    set_bit(DEVICE_CATEGORY_USB, dc->categories);
3673    k->realize      = usb_xhci_realize;
3674    k->exit         = usb_xhci_exit;
3675    k->class_id     = PCI_CLASS_SERIAL_USB;
3676}
3677
3678static const TypeInfo xhci_info = {
3679    .name          = TYPE_XHCI,
3680    .parent        = TYPE_PCI_DEVICE,
3681    .instance_size = sizeof(XHCIState),
3682    .class_init    = xhci_class_init,
3683    .instance_init = xhci_instance_init,
3684    .abstract      = true,
3685    .interfaces = (InterfaceInfo[]) {
3686        { INTERFACE_PCIE_DEVICE },
3687        { INTERFACE_CONVENTIONAL_PCI_DEVICE },
3688        { }
3689    },
3690};
3691
3692static void qemu_xhci_class_init(ObjectClass *klass, void *data)
3693{
3694    PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
3695
3696    k->vendor_id    = PCI_VENDOR_ID_REDHAT;
3697    k->device_id    = PCI_DEVICE_ID_REDHAT_XHCI;
3698    k->revision     = 0x01;
3699}
3700
3701static void qemu_xhci_instance_init(Object *obj)
3702{
3703    XHCIState *xhci = XHCI(obj);
3704
3705    xhci->msi      = ON_OFF_AUTO_OFF;
3706    xhci->msix     = ON_OFF_AUTO_AUTO;
3707    xhci->numintrs = MAXINTRS;
3708    xhci->numslots = MAXSLOTS;
3709    xhci_set_flag(xhci, XHCI_FLAG_SS_FIRST);
3710}
3711
3712static const TypeInfo qemu_xhci_info = {
3713    .name          = TYPE_QEMU_XHCI,
3714    .parent        = TYPE_XHCI,
3715    .class_init    = qemu_xhci_class_init,
3716    .instance_init = qemu_xhci_instance_init,
3717};
3718
3719static void xhci_register_types(void)
3720{
3721    type_register_static(&xhci_info);
3722    type_register_static(&qemu_xhci_info);
3723}
3724
3725type_init(xhci_register_types)
3726