1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#ifndef __ARM_KVM_H__
21#define __ARM_KVM_H__
22
23#include <linux/types.h>
24#include <linux/psci.h>
25#include <asm/ptrace.h>
26
27#define __KVM_HAVE_GUEST_DEBUG
28#define __KVM_HAVE_IRQ_LINE
29#define __KVM_HAVE_READONLY_MEM
30
31#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
32
33#define KVM_REG_SIZE(id) \
34 (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
35
36
37#define KVM_ARM_SVC_sp svc_regs[0]
38#define KVM_ARM_SVC_lr svc_regs[1]
39#define KVM_ARM_SVC_spsr svc_regs[2]
40#define KVM_ARM_ABT_sp abt_regs[0]
41#define KVM_ARM_ABT_lr abt_regs[1]
42#define KVM_ARM_ABT_spsr abt_regs[2]
43#define KVM_ARM_UND_sp und_regs[0]
44#define KVM_ARM_UND_lr und_regs[1]
45#define KVM_ARM_UND_spsr und_regs[2]
46#define KVM_ARM_IRQ_sp irq_regs[0]
47#define KVM_ARM_IRQ_lr irq_regs[1]
48#define KVM_ARM_IRQ_spsr irq_regs[2]
49
50
51#define KVM_ARM_FIQ_r8 fiq_regs[0]
52#define KVM_ARM_FIQ_r9 fiq_regs[1]
53#define KVM_ARM_FIQ_r10 fiq_regs[2]
54#define KVM_ARM_FIQ_fp fiq_regs[3]
55#define KVM_ARM_FIQ_ip fiq_regs[4]
56#define KVM_ARM_FIQ_sp fiq_regs[5]
57#define KVM_ARM_FIQ_lr fiq_regs[6]
58#define KVM_ARM_FIQ_spsr fiq_regs[7]
59
60struct kvm_regs {
61 struct pt_regs usr_regs;
62 unsigned long svc_regs[3];
63 unsigned long abt_regs[3];
64 unsigned long und_regs[3];
65 unsigned long irq_regs[3];
66 unsigned long fiq_regs[8];
67};
68
69
70#define KVM_ARM_TARGET_CORTEX_A15 0
71#define KVM_ARM_TARGET_CORTEX_A7 1
72#define KVM_ARM_NUM_TARGETS 2
73
74
75#define KVM_ARM_DEVICE_TYPE_SHIFT 0
76#define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
77#define KVM_ARM_DEVICE_ID_SHIFT 16
78#define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
79
80
81#define KVM_ARM_DEVICE_VGIC_V2 0
82
83
84#define KVM_VGIC_V2_ADDR_TYPE_DIST 0
85#define KVM_VGIC_V2_ADDR_TYPE_CPU 1
86
87#define KVM_VGIC_V2_DIST_SIZE 0x1000
88#define KVM_VGIC_V2_CPU_SIZE 0x2000
89
90
91#define KVM_VGIC_V3_ADDR_TYPE_DIST 2
92#define KVM_VGIC_V3_ADDR_TYPE_REDIST 3
93#define KVM_VGIC_ITS_ADDR_TYPE 4
94#define KVM_VGIC_V3_ADDR_TYPE_REDIST_REGION 5
95
96#define KVM_VGIC_V3_DIST_SIZE SZ_64K
97#define KVM_VGIC_V3_REDIST_SIZE (2 * SZ_64K)
98#define KVM_VGIC_V3_ITS_SIZE (2 * SZ_64K)
99
100#define KVM_ARM_VCPU_POWER_OFF 0
101#define KVM_ARM_VCPU_PSCI_0_2 1
102
103struct kvm_vcpu_init {
104 __u32 target;
105 __u32 features[7];
106};
107
108struct kvm_sregs {
109};
110
111struct kvm_fpu {
112};
113
114struct kvm_guest_debug_arch {
115};
116
117struct kvm_debug_exit_arch {
118};
119
120struct kvm_sync_regs {
121
122 __u64 device_irq_level;
123};
124
125struct kvm_arch_memory_slot {
126};
127
128
129#define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
130#define KVM_REG_ARM_COPROC_SHIFT 16
131#define KVM_REG_ARM_32_OPC2_MASK 0x0000000000000007
132#define KVM_REG_ARM_32_OPC2_SHIFT 0
133#define KVM_REG_ARM_OPC1_MASK 0x0000000000000078
134#define KVM_REG_ARM_OPC1_SHIFT 3
135#define KVM_REG_ARM_CRM_MASK 0x0000000000000780
136#define KVM_REG_ARM_CRM_SHIFT 7
137#define KVM_REG_ARM_32_CRN_MASK 0x0000000000007800
138#define KVM_REG_ARM_32_CRN_SHIFT 11
139
140
141
142
143
144
145
146#define KVM_REG_ARM_SECURE_MASK 0x0000000010000000
147#define KVM_REG_ARM_SECURE_SHIFT 28
148
149#define ARM_CP15_REG_SHIFT_MASK(x,n) \
150 (((x) << KVM_REG_ARM_ ## n ## _SHIFT) & KVM_REG_ARM_ ## n ## _MASK)
151
152#define __ARM_CP15_REG(op1,crn,crm,op2) \
153 (KVM_REG_ARM | (15 << KVM_REG_ARM_COPROC_SHIFT) | \
154 ARM_CP15_REG_SHIFT_MASK(op1, OPC1) | \
155 ARM_CP15_REG_SHIFT_MASK(crn, 32_CRN) | \
156 ARM_CP15_REG_SHIFT_MASK(crm, CRM) | \
157 ARM_CP15_REG_SHIFT_MASK(op2, 32_OPC2))
158
159#define ARM_CP15_REG32(...) (__ARM_CP15_REG(__VA_ARGS__) | KVM_REG_SIZE_U32)
160
161#define __ARM_CP15_REG64(op1,crm) \
162 (__ARM_CP15_REG(op1, 0, crm, 0) | KVM_REG_SIZE_U64)
163#define ARM_CP15_REG64(...) __ARM_CP15_REG64(__VA_ARGS__)
164
165
166#define KVM_REG_ARM_PTIMER_CTL ARM_CP15_REG32(0, 14, 2, 1)
167#define KVM_REG_ARM_PTIMER_CNT ARM_CP15_REG64(0, 14)
168#define KVM_REG_ARM_PTIMER_CVAL ARM_CP15_REG64(2, 14)
169
170
171#define KVM_REG_ARM_TIMER_CTL ARM_CP15_REG32(0, 14, 3, 1)
172#define KVM_REG_ARM_TIMER_CNT ARM_CP15_REG64(1, 14)
173#define KVM_REG_ARM_TIMER_CVAL ARM_CP15_REG64(3, 14)
174
175
176#define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
177#define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / 4)
178
179
180#define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
181#define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
182#define KVM_REG_ARM_DEMUX_ID_SHIFT 8
183#define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
184#define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
185#define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
186
187
188#define KVM_REG_ARM_VFP (0x0012 << KVM_REG_ARM_COPROC_SHIFT)
189#define KVM_REG_ARM_VFP_MASK 0x000000000000FFFF
190#define KVM_REG_ARM_VFP_BASE_REG 0x0
191#define KVM_REG_ARM_VFP_FPSID 0x1000
192#define KVM_REG_ARM_VFP_FPSCR 0x1001
193#define KVM_REG_ARM_VFP_MVFR1 0x1006
194#define KVM_REG_ARM_VFP_MVFR0 0x1007
195#define KVM_REG_ARM_VFP_FPEXC 0x1008
196#define KVM_REG_ARM_VFP_FPINST 0x1009
197#define KVM_REG_ARM_VFP_FPINST2 0x100A
198
199
200#define KVM_REG_ARM_FW (0x0014 << KVM_REG_ARM_COPROC_SHIFT)
201#define KVM_REG_ARM_FW_REG(r) (KVM_REG_ARM | KVM_REG_SIZE_U64 | \
202 KVM_REG_ARM_FW | ((r) & 0xffff))
203#define KVM_REG_ARM_PSCI_VERSION KVM_REG_ARM_FW_REG(0)
204
205
206#define KVM_DEV_ARM_VGIC_GRP_ADDR 0
207#define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
208#define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
209#define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
210#define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
211#define KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT 32
212#define KVM_DEV_ARM_VGIC_V3_MPIDR_MASK \
213 (0xffffffffULL << KVM_DEV_ARM_VGIC_V3_MPIDR_SHIFT)
214#define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
215#define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
216#define KVM_DEV_ARM_VGIC_SYSREG_INSTR_MASK (0xffff)
217#define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
218#define KVM_DEV_ARM_VGIC_GRP_CTRL 4
219#define KVM_DEV_ARM_VGIC_GRP_REDIST_REGS 5
220#define KVM_DEV_ARM_VGIC_GRP_CPU_SYSREGS 6
221#define KVM_DEV_ARM_VGIC_GRP_LEVEL_INFO 7
222#define KVM_DEV_ARM_VGIC_GRP_ITS_REGS 8
223#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT 10
224#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_MASK \
225 (0x3fffffULL << KVM_DEV_ARM_VGIC_LINE_LEVEL_INFO_SHIFT)
226#define KVM_DEV_ARM_VGIC_LINE_LEVEL_INTID_MASK 0x3ff
227#define VGIC_LEVEL_INFO_LINE_LEVEL 0
228
229
230#define KVM_ARM_VCPU_PMU_V3_CTRL 0
231#define KVM_ARM_VCPU_PMU_V3_IRQ 0
232#define KVM_ARM_VCPU_PMU_V3_INIT 1
233#define KVM_ARM_VCPU_TIMER_CTRL 1
234#define KVM_ARM_VCPU_TIMER_IRQ_VTIMER 0
235#define KVM_ARM_VCPU_TIMER_IRQ_PTIMER 1
236
237#define KVM_DEV_ARM_VGIC_CTRL_INIT 0
238#define KVM_DEV_ARM_ITS_SAVE_TABLES 1
239#define KVM_DEV_ARM_ITS_RESTORE_TABLES 2
240#define KVM_DEV_ARM_VGIC_SAVE_PENDING_TABLES 3
241#define KVM_DEV_ARM_ITS_CTRL_RESET 4
242
243
244#define KVM_ARM_IRQ_TYPE_SHIFT 24
245#define KVM_ARM_IRQ_TYPE_MASK 0xff
246#define KVM_ARM_IRQ_VCPU_SHIFT 16
247#define KVM_ARM_IRQ_VCPU_MASK 0xff
248#define KVM_ARM_IRQ_NUM_SHIFT 0
249#define KVM_ARM_IRQ_NUM_MASK 0xffff
250
251
252#define KVM_ARM_IRQ_TYPE_CPU 0
253#define KVM_ARM_IRQ_TYPE_SPI 1
254#define KVM_ARM_IRQ_TYPE_PPI 2
255
256
257#define KVM_ARM_IRQ_CPU_IRQ 0
258#define KVM_ARM_IRQ_CPU_FIQ 1
259
260
261
262
263
264
265#define KVM_ARM_IRQ_GIC_MAX 127
266
267
268#define KVM_NR_IRQCHIPS 1
269
270
271#define KVM_PSCI_FN_BASE 0x95c1ba5e
272#define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
273
274#define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
275#define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
276#define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
277#define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
278
279#define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
280#define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
281#define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
282#define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
283
284#endif
285