1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21#include "qemu/osdep.h"
22#include "qapi/error.h"
23#include "qemu-common.h"
24#include "qom/cpu.h"
25#include "sysemu/hw_accel.h"
26#include "qemu/notify.h"
27#include "qemu/log.h"
28#include "exec/log.h"
29#include "exec/cpu-common.h"
30#include "qemu/error-report.h"
31#include "sysemu/sysemu.h"
32#include "hw/boards.h"
33#include "hw/qdev-properties.h"
34#include "trace-root.h"
35
36CPUInterruptHandler cpu_interrupt_handler;
37
38CPUState *cpu_by_arch_id(int64_t id)
39{
40 CPUState *cpu;
41
42 CPU_FOREACH(cpu) {
43 CPUClass *cc = CPU_GET_CLASS(cpu);
44
45 if (cc->get_arch_id(cpu) == id) {
46 return cpu;
47 }
48 }
49 return NULL;
50}
51
52bool cpu_exists(int64_t id)
53{
54 return !!cpu_by_arch_id(id);
55}
56
57CPUState *cpu_create(const char *typename)
58{
59 Error *err = NULL;
60 CPUState *cpu = CPU(object_new(typename));
61 object_property_set_bool(OBJECT(cpu), true, "realized", &err);
62 if (err != NULL) {
63 error_report_err(err);
64 object_unref(OBJECT(cpu));
65 exit(EXIT_FAILURE);
66 }
67 return cpu;
68}
69
70bool cpu_paging_enabled(const CPUState *cpu)
71{
72 CPUClass *cc = CPU_GET_CLASS(cpu);
73
74 return cc->get_paging_enabled(cpu);
75}
76
77static bool cpu_common_get_paging_enabled(const CPUState *cpu)
78{
79 return false;
80}
81
82void cpu_get_memory_mapping(CPUState *cpu, MemoryMappingList *list,
83 Error **errp)
84{
85 CPUClass *cc = CPU_GET_CLASS(cpu);
86
87 cc->get_memory_mapping(cpu, list, errp);
88}
89
90static void cpu_common_get_memory_mapping(CPUState *cpu,
91 MemoryMappingList *list,
92 Error **errp)
93{
94 error_setg(errp, "Obtaining memory mappings is unsupported on this CPU.");
95}
96
97
98
99void cpu_reset_interrupt(CPUState *cpu, int mask)
100{
101 bool need_lock = !qemu_mutex_iothread_locked();
102
103 if (need_lock) {
104 qemu_mutex_lock_iothread();
105 }
106 cpu->interrupt_request &= ~mask;
107 if (need_lock) {
108 qemu_mutex_unlock_iothread();
109 }
110}
111
112void cpu_exit(CPUState *cpu)
113{
114 atomic_set(&cpu->exit_request, 1);
115
116 smp_wmb();
117 atomic_set(&cpu->icount_decr.u16.high, -1);
118}
119
120int cpu_write_elf32_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
121 void *opaque)
122{
123 CPUClass *cc = CPU_GET_CLASS(cpu);
124
125 return (*cc->write_elf32_qemunote)(f, cpu, opaque);
126}
127
128static int cpu_common_write_elf32_qemunote(WriteCoreDumpFunction f,
129 CPUState *cpu, void *opaque)
130{
131 return 0;
132}
133
134int cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cpu,
135 int cpuid, void *opaque)
136{
137 CPUClass *cc = CPU_GET_CLASS(cpu);
138
139 return (*cc->write_elf32_note)(f, cpu, cpuid, opaque);
140}
141
142static int cpu_common_write_elf32_note(WriteCoreDumpFunction f,
143 CPUState *cpu, int cpuid,
144 void *opaque)
145{
146 return -1;
147}
148
149int cpu_write_elf64_qemunote(WriteCoreDumpFunction f, CPUState *cpu,
150 void *opaque)
151{
152 CPUClass *cc = CPU_GET_CLASS(cpu);
153
154 return (*cc->write_elf64_qemunote)(f, cpu, opaque);
155}
156
157static int cpu_common_write_elf64_qemunote(WriteCoreDumpFunction f,
158 CPUState *cpu, void *opaque)
159{
160 return 0;
161}
162
163int cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cpu,
164 int cpuid, void *opaque)
165{
166 CPUClass *cc = CPU_GET_CLASS(cpu);
167
168 return (*cc->write_elf64_note)(f, cpu, cpuid, opaque);
169}
170
171static int cpu_common_write_elf64_note(WriteCoreDumpFunction f,
172 CPUState *cpu, int cpuid,
173 void *opaque)
174{
175 return -1;
176}
177
178
179static int cpu_common_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg)
180{
181 return 0;
182}
183
184static int cpu_common_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg)
185{
186 return 0;
187}
188
189static bool cpu_common_debug_check_watchpoint(CPUState *cpu, CPUWatchpoint *wp)
190{
191
192
193
194 return true;
195}
196
197static bool cpu_common_virtio_is_big_endian(CPUState *cpu)
198{
199 return target_words_bigendian();
200}
201
202static void cpu_common_noop(CPUState *cpu)
203{
204}
205
206static bool cpu_common_exec_interrupt(CPUState *cpu, int int_req)
207{
208 return false;
209}
210
211GuestPanicInformation *cpu_get_crash_info(CPUState *cpu)
212{
213 CPUClass *cc = CPU_GET_CLASS(cpu);
214 GuestPanicInformation *res = NULL;
215
216 if (cc->get_crash_info) {
217 res = cc->get_crash_info(cpu);
218 }
219 return res;
220}
221
222void cpu_dump_state(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
223 int flags)
224{
225 CPUClass *cc = CPU_GET_CLASS(cpu);
226
227 if (cc->dump_state) {
228 cpu_synchronize_state(cpu);
229 cc->dump_state(cpu, f, cpu_fprintf, flags);
230 }
231}
232
233void cpu_dump_statistics(CPUState *cpu, FILE *f, fprintf_function cpu_fprintf,
234 int flags)
235{
236 CPUClass *cc = CPU_GET_CLASS(cpu);
237
238 if (cc->dump_statistics) {
239 cc->dump_statistics(cpu, f, cpu_fprintf, flags);
240 }
241}
242
243void cpu_reset(CPUState *cpu)
244{
245 CPUClass *klass = CPU_GET_CLASS(cpu);
246
247 if (klass->reset != NULL) {
248 (*klass->reset)(cpu);
249 }
250
251 trace_guest_cpu_reset(cpu);
252}
253
254static void cpu_common_reset(CPUState *cpu)
255{
256 CPUClass *cc = CPU_GET_CLASS(cpu);
257
258 if (qemu_loglevel_mask(CPU_LOG_RESET)) {
259 qemu_log("CPU Reset (CPU %d)\n", cpu->cpu_index);
260 log_cpu_state(cpu, cc->reset_dump_flags);
261 }
262
263 cpu->interrupt_request = 0;
264 cpu->halted = 0;
265 cpu->mem_io_pc = 0;
266 cpu->mem_io_vaddr = 0;
267 cpu->icount_extra = 0;
268 atomic_set(&cpu->icount_decr.u32, 0);
269 cpu->can_do_io = 1;
270 cpu->exception_index = -1;
271 cpu->crash_occurred = false;
272 cpu->cflags_next_tb = -1;
273
274 if (tcg_enabled()) {
275 cpu_tb_jmp_cache_clear(cpu);
276
277 tcg_flush_softmmu_tlb(cpu);
278 }
279}
280
281static bool cpu_common_has_work(CPUState *cs)
282{
283 return false;
284}
285
286ObjectClass *cpu_class_by_name(const char *typename, const char *cpu_model)
287{
288 CPUClass *cc = CPU_CLASS(object_class_by_name(typename));
289
290 assert(cpu_model && cc->class_by_name);
291 return cc->class_by_name(cpu_model);
292}
293
294static void cpu_common_parse_features(const char *typename, char *features,
295 Error **errp)
296{
297 char *val;
298 static bool cpu_globals_initialized;
299
300 char *featurestr = features ? strtok(features, ",") : NULL;
301
302
303 assert(!cpu_globals_initialized);
304 cpu_globals_initialized = true;
305
306 while (featurestr) {
307 val = strchr(featurestr, '=');
308 if (val) {
309 GlobalProperty *prop = g_new0(typeof(*prop), 1);
310 *val = 0;
311 val++;
312 prop->driver = typename;
313 prop->property = g_strdup(featurestr);
314 prop->value = g_strdup(val);
315 prop->errp = &error_fatal;
316 qdev_prop_register_global(prop);
317 } else {
318 error_setg(errp, "Expected key=value format, found %s.",
319 featurestr);
320 return;
321 }
322 featurestr = strtok(NULL, ",");
323 }
324}
325
326static void cpu_common_realizefn(DeviceState *dev, Error **errp)
327{
328 CPUState *cpu = CPU(dev);
329 Object *machine = qdev_get_machine();
330
331
332
333
334
335 if (object_dynamic_cast(machine, TYPE_MACHINE)) {
336 ObjectClass *oc = object_get_class(machine);
337 MachineClass *mc = MACHINE_CLASS(oc);
338
339 if (mc) {
340 cpu->ignore_memory_transaction_failures =
341 mc->ignore_memory_transaction_failures;
342 }
343 }
344
345 if (dev->hotplugged) {
346 cpu_synchronize_post_init(cpu);
347 cpu_resume(cpu);
348 }
349
350
351 trace_init_vcpu(cpu);
352}
353
354static void cpu_common_unrealizefn(DeviceState *dev, Error **errp)
355{
356 CPUState *cpu = CPU(dev);
357
358 trace_fini_vcpu(cpu);
359 cpu_exec_unrealizefn(cpu);
360}
361
362static void cpu_common_initfn(Object *obj)
363{
364 CPUState *cpu = CPU(obj);
365 CPUClass *cc = CPU_GET_CLASS(obj);
366
367 cpu->cpu_index = UNASSIGNED_CPU_INDEX;
368 cpu->gdb_num_regs = cpu->gdb_num_g_regs = cc->gdb_num_core_regs;
369
370
371 cpu->nr_cores = 1;
372 cpu->nr_threads = 1;
373
374 qemu_mutex_init(&cpu->work_mutex);
375 QTAILQ_INIT(&cpu->breakpoints);
376 QTAILQ_INIT(&cpu->watchpoints);
377
378 cpu_exec_initfn(cpu);
379}
380
381static void cpu_common_finalize(Object *obj)
382{
383}
384
385static int64_t cpu_common_get_arch_id(CPUState *cpu)
386{
387 return cpu->cpu_index;
388}
389
390static vaddr cpu_adjust_watchpoint_address(CPUState *cpu, vaddr addr, int len)
391{
392 return addr;
393}
394
395static void generic_handle_interrupt(CPUState *cpu, int mask)
396{
397 cpu->interrupt_request |= mask;
398
399 if (!qemu_cpu_is_self(cpu)) {
400 qemu_cpu_kick(cpu);
401 }
402}
403
404CPUInterruptHandler cpu_interrupt_handler = generic_handle_interrupt;
405
406static void cpu_class_init(ObjectClass *klass, void *data)
407{
408 DeviceClass *dc = DEVICE_CLASS(klass);
409 CPUClass *k = CPU_CLASS(klass);
410
411 k->parse_features = cpu_common_parse_features;
412 k->reset = cpu_common_reset;
413 k->get_arch_id = cpu_common_get_arch_id;
414 k->has_work = cpu_common_has_work;
415 k->get_paging_enabled = cpu_common_get_paging_enabled;
416 k->get_memory_mapping = cpu_common_get_memory_mapping;
417 k->write_elf32_qemunote = cpu_common_write_elf32_qemunote;
418 k->write_elf32_note = cpu_common_write_elf32_note;
419 k->write_elf64_qemunote = cpu_common_write_elf64_qemunote;
420 k->write_elf64_note = cpu_common_write_elf64_note;
421 k->gdb_read_register = cpu_common_gdb_read_register;
422 k->gdb_write_register = cpu_common_gdb_write_register;
423 k->virtio_is_big_endian = cpu_common_virtio_is_big_endian;
424 k->debug_excp_handler = cpu_common_noop;
425 k->debug_check_watchpoint = cpu_common_debug_check_watchpoint;
426 k->cpu_exec_enter = cpu_common_noop;
427 k->cpu_exec_exit = cpu_common_noop;
428 k->cpu_exec_interrupt = cpu_common_exec_interrupt;
429 k->adjust_watchpoint_address = cpu_adjust_watchpoint_address;
430 set_bit(DEVICE_CATEGORY_CPU, dc->categories);
431 dc->realize = cpu_common_realizefn;
432 dc->unrealize = cpu_common_unrealizefn;
433 dc->props = cpu_common_props;
434
435
436
437
438 dc->user_creatable = false;
439}
440
441static const TypeInfo cpu_type_info = {
442 .name = TYPE_CPU,
443 .parent = TYPE_DEVICE,
444 .instance_size = sizeof(CPUState),
445 .instance_init = cpu_common_initfn,
446 .instance_finalize = cpu_common_finalize,
447 .abstract = true,
448 .class_size = sizeof(CPUClass),
449 .class_init = cpu_class_init,
450};
451
452static void cpu_register_types(void)
453{
454 type_register_static(&cpu_type_info);
455}
456
457type_init(cpu_register_types)
458