qemu/hw/vfio/pci.c
<<
>>
Prefs
   1/*
   2 * vfio based device assignment support
   3 *
   4 * Copyright Red Hat, Inc. 2012
   5 *
   6 * Authors:
   7 *  Alex Williamson <alex.williamson@redhat.com>
   8 *
   9 * This work is licensed under the terms of the GNU GPL, version 2.  See
  10 * the COPYING file in the top-level directory.
  11 *
  12 * Based on qemu-kvm device-assignment:
  13 *  Adapted for KVM by Qumranet.
  14 *  Copyright (c) 2007, Neocleus, Alex Novik (alex@neocleus.com)
  15 *  Copyright (c) 2007, Neocleus, Guy Zana (guy@neocleus.com)
  16 *  Copyright (C) 2008, Qumranet, Amit Shah (amit.shah@qumranet.com)
  17 *  Copyright (C) 2008, Red Hat, Amit Shah (amit.shah@redhat.com)
  18 *  Copyright (C) 2008, IBM, Muli Ben-Yehuda (muli@il.ibm.com)
  19 */
  20
  21#include "qemu/osdep.h"
  22#include <linux/vfio.h>
  23#include <sys/ioctl.h>
  24
  25#include "hw/pci/msi.h"
  26#include "hw/pci/msix.h"
  27#include "hw/pci/pci_bridge.h"
  28#include "qemu/error-report.h"
  29#include "qemu/option.h"
  30#include "qemu/range.h"
  31#include "qemu/units.h"
  32#include "sysemu/kvm.h"
  33#include "sysemu/sysemu.h"
  34#include "pci.h"
  35#include "trace.h"
  36#include "qapi/error.h"
  37
  38#define MSIX_CAP_LENGTH 12
  39
  40#define TYPE_VFIO_PCI "vfio-pci"
  41#define PCI_VFIO(obj)    OBJECT_CHECK(VFIOPCIDevice, obj, TYPE_VFIO_PCI)
  42
  43static void vfio_disable_interrupts(VFIOPCIDevice *vdev);
  44static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled);
  45
  46/*
  47 * Disabling BAR mmaping can be slow, but toggling it around INTx can
  48 * also be a huge overhead.  We try to get the best of both worlds by
  49 * waiting until an interrupt to disable mmaps (subsequent transitions
  50 * to the same state are effectively no overhead).  If the interrupt has
  51 * been serviced and the time gap is long enough, we re-enable mmaps for
  52 * performance.  This works well for things like graphics cards, which
  53 * may not use their interrupt at all and are penalized to an unusable
  54 * level by read/write BAR traps.  Other devices, like NICs, have more
  55 * regular interrupts and see much better latency by staying in non-mmap
  56 * mode.  We therefore set the default mmap_timeout such that a ping
  57 * is just enough to keep the mmap disabled.  Users can experiment with
  58 * other options with the x-intx-mmap-timeout-ms parameter (a value of
  59 * zero disables the timer).
  60 */
  61static void vfio_intx_mmap_enable(void *opaque)
  62{
  63    VFIOPCIDevice *vdev = opaque;
  64
  65    if (vdev->intx.pending) {
  66        timer_mod(vdev->intx.mmap_timer,
  67                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
  68        return;
  69    }
  70
  71    vfio_mmap_set_enabled(vdev, true);
  72}
  73
  74static void vfio_intx_interrupt(void *opaque)
  75{
  76    VFIOPCIDevice *vdev = opaque;
  77
  78    if (!event_notifier_test_and_clear(&vdev->intx.interrupt)) {
  79        return;
  80    }
  81
  82    trace_vfio_intx_interrupt(vdev->vbasedev.name, 'A' + vdev->intx.pin);
  83
  84    vdev->intx.pending = true;
  85    pci_irq_assert(&vdev->pdev);
  86    vfio_mmap_set_enabled(vdev, false);
  87    if (vdev->intx.mmap_timeout) {
  88        timer_mod(vdev->intx.mmap_timer,
  89                       qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + vdev->intx.mmap_timeout);
  90    }
  91}
  92
  93static void vfio_intx_eoi(VFIODevice *vbasedev)
  94{
  95    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
  96
  97    if (!vdev->intx.pending) {
  98        return;
  99    }
 100
 101    trace_vfio_intx_eoi(vbasedev->name);
 102
 103    vdev->intx.pending = false;
 104    pci_irq_deassert(&vdev->pdev);
 105    vfio_unmask_single_irqindex(vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 106}
 107
 108static void vfio_intx_enable_kvm(VFIOPCIDevice *vdev, Error **errp)
 109{
 110#ifdef CONFIG_KVM
 111    struct kvm_irqfd irqfd = {
 112        .fd = event_notifier_get_fd(&vdev->intx.interrupt),
 113        .gsi = vdev->intx.route.irq,
 114        .flags = KVM_IRQFD_FLAG_RESAMPLE,
 115    };
 116    struct vfio_irq_set *irq_set;
 117    int ret, argsz;
 118    int32_t *pfd;
 119
 120    if (vdev->no_kvm_intx || !kvm_irqfds_enabled() ||
 121        vdev->intx.route.mode != PCI_INTX_ENABLED ||
 122        !kvm_resamplefds_enabled()) {
 123        return;
 124    }
 125
 126    /* Get to a known interrupt state */
 127    qemu_set_fd_handler(irqfd.fd, NULL, NULL, vdev);
 128    vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 129    vdev->intx.pending = false;
 130    pci_irq_deassert(&vdev->pdev);
 131
 132    /* Get an eventfd for resample/unmask */
 133    if (event_notifier_init(&vdev->intx.unmask, 0)) {
 134        error_setg(errp, "event_notifier_init failed eoi");
 135        goto fail;
 136    }
 137
 138    /* KVM triggers it, VFIO listens for it */
 139    irqfd.resamplefd = event_notifier_get_fd(&vdev->intx.unmask);
 140
 141    if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
 142        error_setg_errno(errp, errno, "failed to setup resample irqfd");
 143        goto fail_irqfd;
 144    }
 145
 146    argsz = sizeof(*irq_set) + sizeof(*pfd);
 147
 148    irq_set = g_malloc0(argsz);
 149    irq_set->argsz = argsz;
 150    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_UNMASK;
 151    irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
 152    irq_set->start = 0;
 153    irq_set->count = 1;
 154    pfd = (int32_t *)&irq_set->data;
 155
 156    *pfd = irqfd.resamplefd;
 157
 158    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
 159    g_free(irq_set);
 160    if (ret) {
 161        error_setg_errno(errp, -ret, "failed to setup INTx unmask fd");
 162        goto fail_vfio;
 163    }
 164
 165    /* Let'em rip */
 166    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 167
 168    vdev->intx.kvm_accel = true;
 169
 170    trace_vfio_intx_enable_kvm(vdev->vbasedev.name);
 171
 172    return;
 173
 174fail_vfio:
 175    irqfd.flags = KVM_IRQFD_FLAG_DEASSIGN;
 176    kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd);
 177fail_irqfd:
 178    event_notifier_cleanup(&vdev->intx.unmask);
 179fail:
 180    qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
 181    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 182#endif
 183}
 184
 185static void vfio_intx_disable_kvm(VFIOPCIDevice *vdev)
 186{
 187#ifdef CONFIG_KVM
 188    struct kvm_irqfd irqfd = {
 189        .fd = event_notifier_get_fd(&vdev->intx.interrupt),
 190        .gsi = vdev->intx.route.irq,
 191        .flags = KVM_IRQFD_FLAG_DEASSIGN,
 192    };
 193
 194    if (!vdev->intx.kvm_accel) {
 195        return;
 196    }
 197
 198    /*
 199     * Get to a known state, hardware masked, QEMU ready to accept new
 200     * interrupts, QEMU IRQ de-asserted.
 201     */
 202    vfio_mask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 203    vdev->intx.pending = false;
 204    pci_irq_deassert(&vdev->pdev);
 205
 206    /* Tell KVM to stop listening for an INTx irqfd */
 207    if (kvm_vm_ioctl(kvm_state, KVM_IRQFD, &irqfd)) {
 208        error_report("vfio: Error: Failed to disable INTx irqfd: %m");
 209    }
 210
 211    /* We only need to close the eventfd for VFIO to cleanup the kernel side */
 212    event_notifier_cleanup(&vdev->intx.unmask);
 213
 214    /* QEMU starts listening for interrupt events. */
 215    qemu_set_fd_handler(irqfd.fd, vfio_intx_interrupt, NULL, vdev);
 216
 217    vdev->intx.kvm_accel = false;
 218
 219    /* If we've missed an event, let it re-fire through QEMU */
 220    vfio_unmask_single_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 221
 222    trace_vfio_intx_disable_kvm(vdev->vbasedev.name);
 223#endif
 224}
 225
 226static void vfio_intx_update(PCIDevice *pdev)
 227{
 228    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
 229    PCIINTxRoute route;
 230    Error *err = NULL;
 231
 232    if (vdev->interrupt != VFIO_INT_INTx) {
 233        return;
 234    }
 235
 236    route = pci_device_route_intx_to_irq(&vdev->pdev, vdev->intx.pin);
 237
 238    if (!pci_intx_route_changed(&vdev->intx.route, &route)) {
 239        return; /* Nothing changed */
 240    }
 241
 242    trace_vfio_intx_update(vdev->vbasedev.name,
 243                           vdev->intx.route.irq, route.irq);
 244
 245    vfio_intx_disable_kvm(vdev);
 246
 247    vdev->intx.route = route;
 248
 249    if (route.mode != PCI_INTX_ENABLED) {
 250        return;
 251    }
 252
 253    vfio_intx_enable_kvm(vdev, &err);
 254    if (err) {
 255        warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
 256    }
 257
 258    /* Re-enable the interrupt in cased we missed an EOI */
 259    vfio_intx_eoi(&vdev->vbasedev);
 260}
 261
 262static int vfio_intx_enable(VFIOPCIDevice *vdev, Error **errp)
 263{
 264    uint8_t pin = vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1);
 265    int ret, argsz, retval = 0;
 266    struct vfio_irq_set *irq_set;
 267    int32_t *pfd;
 268    Error *err = NULL;
 269
 270    if (!pin) {
 271        return 0;
 272    }
 273
 274    vfio_disable_interrupts(vdev);
 275
 276    vdev->intx.pin = pin - 1; /* Pin A (1) -> irq[0] */
 277    pci_config_set_interrupt_pin(vdev->pdev.config, pin);
 278
 279#ifdef CONFIG_KVM
 280    /*
 281     * Only conditional to avoid generating error messages on platforms
 282     * where we won't actually use the result anyway.
 283     */
 284    if (kvm_irqfds_enabled() && kvm_resamplefds_enabled()) {
 285        vdev->intx.route = pci_device_route_intx_to_irq(&vdev->pdev,
 286                                                        vdev->intx.pin);
 287    }
 288#endif
 289
 290    ret = event_notifier_init(&vdev->intx.interrupt, 0);
 291    if (ret) {
 292        error_setg_errno(errp, -ret, "event_notifier_init failed");
 293        return ret;
 294    }
 295
 296    argsz = sizeof(*irq_set) + sizeof(*pfd);
 297
 298    irq_set = g_malloc0(argsz);
 299    irq_set->argsz = argsz;
 300    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
 301    irq_set->index = VFIO_PCI_INTX_IRQ_INDEX;
 302    irq_set->start = 0;
 303    irq_set->count = 1;
 304    pfd = (int32_t *)&irq_set->data;
 305
 306    *pfd = event_notifier_get_fd(&vdev->intx.interrupt);
 307    qemu_set_fd_handler(*pfd, vfio_intx_interrupt, NULL, vdev);
 308
 309    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
 310    if (ret) {
 311        error_setg_errno(errp, -ret, "failed to setup INTx fd");
 312        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
 313        event_notifier_cleanup(&vdev->intx.interrupt);
 314        retval = -errno;
 315        goto cleanup;
 316    }
 317
 318    vfio_intx_enable_kvm(vdev, &err);
 319    if (err) {
 320        warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
 321    }
 322
 323    vdev->interrupt = VFIO_INT_INTx;
 324
 325    trace_vfio_intx_enable(vdev->vbasedev.name);
 326
 327cleanup:
 328    g_free(irq_set);
 329
 330    return retval;
 331}
 332
 333static void vfio_intx_disable(VFIOPCIDevice *vdev)
 334{
 335    int fd;
 336
 337    timer_del(vdev->intx.mmap_timer);
 338    vfio_intx_disable_kvm(vdev);
 339    vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_INTX_IRQ_INDEX);
 340    vdev->intx.pending = false;
 341    pci_irq_deassert(&vdev->pdev);
 342    vfio_mmap_set_enabled(vdev, true);
 343
 344    fd = event_notifier_get_fd(&vdev->intx.interrupt);
 345    qemu_set_fd_handler(fd, NULL, NULL, vdev);
 346    event_notifier_cleanup(&vdev->intx.interrupt);
 347
 348    vdev->interrupt = VFIO_INT_NONE;
 349
 350    trace_vfio_intx_disable(vdev->vbasedev.name);
 351}
 352
 353/*
 354 * MSI/X
 355 */
 356static void vfio_msi_interrupt(void *opaque)
 357{
 358    VFIOMSIVector *vector = opaque;
 359    VFIOPCIDevice *vdev = vector->vdev;
 360    MSIMessage (*get_msg)(PCIDevice *dev, unsigned vector);
 361    void (*notify)(PCIDevice *dev, unsigned vector);
 362    MSIMessage msg;
 363    int nr = vector - vdev->msi_vectors;
 364
 365    if (!event_notifier_test_and_clear(&vector->interrupt)) {
 366        return;
 367    }
 368
 369    if (vdev->interrupt == VFIO_INT_MSIX) {
 370        get_msg = msix_get_message;
 371        notify = msix_notify;
 372
 373        /* A masked vector firing needs to use the PBA, enable it */
 374        if (msix_is_masked(&vdev->pdev, nr)) {
 375            set_bit(nr, vdev->msix->pending);
 376            memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, true);
 377            trace_vfio_msix_pba_enable(vdev->vbasedev.name);
 378        }
 379    } else if (vdev->interrupt == VFIO_INT_MSI) {
 380        get_msg = msi_get_message;
 381        notify = msi_notify;
 382    } else {
 383        abort();
 384    }
 385
 386    msg = get_msg(&vdev->pdev, nr);
 387    trace_vfio_msi_interrupt(vdev->vbasedev.name, nr, msg.address, msg.data);
 388    notify(&vdev->pdev, nr);
 389}
 390
 391static int vfio_enable_vectors(VFIOPCIDevice *vdev, bool msix)
 392{
 393    struct vfio_irq_set *irq_set;
 394    int ret = 0, i, argsz;
 395    int32_t *fds;
 396
 397    argsz = sizeof(*irq_set) + (vdev->nr_vectors * sizeof(*fds));
 398
 399    irq_set = g_malloc0(argsz);
 400    irq_set->argsz = argsz;
 401    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD | VFIO_IRQ_SET_ACTION_TRIGGER;
 402    irq_set->index = msix ? VFIO_PCI_MSIX_IRQ_INDEX : VFIO_PCI_MSI_IRQ_INDEX;
 403    irq_set->start = 0;
 404    irq_set->count = vdev->nr_vectors;
 405    fds = (int32_t *)&irq_set->data;
 406
 407    for (i = 0; i < vdev->nr_vectors; i++) {
 408        int fd = -1;
 409
 410        /*
 411         * MSI vs MSI-X - The guest has direct access to MSI mask and pending
 412         * bits, therefore we always use the KVM signaling path when setup.
 413         * MSI-X mask and pending bits are emulated, so we want to use the
 414         * KVM signaling path only when configured and unmasked.
 415         */
 416        if (vdev->msi_vectors[i].use) {
 417            if (vdev->msi_vectors[i].virq < 0 ||
 418                (msix && msix_is_masked(&vdev->pdev, i))) {
 419                fd = event_notifier_get_fd(&vdev->msi_vectors[i].interrupt);
 420            } else {
 421                fd = event_notifier_get_fd(&vdev->msi_vectors[i].kvm_interrupt);
 422            }
 423        }
 424
 425        fds[i] = fd;
 426    }
 427
 428    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
 429
 430    g_free(irq_set);
 431
 432    return ret;
 433}
 434
 435static void vfio_add_kvm_msi_virq(VFIOPCIDevice *vdev, VFIOMSIVector *vector,
 436                                  int vector_n, bool msix)
 437{
 438    int virq;
 439
 440    if ((msix && vdev->no_kvm_msix) || (!msix && vdev->no_kvm_msi)) {
 441        return;
 442    }
 443
 444    if (event_notifier_init(&vector->kvm_interrupt, 0)) {
 445        return;
 446    }
 447
 448    virq = kvm_irqchip_add_msi_route(kvm_state, vector_n, &vdev->pdev);
 449    if (virq < 0) {
 450        event_notifier_cleanup(&vector->kvm_interrupt);
 451        return;
 452    }
 453
 454    if (kvm_irqchip_add_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
 455                                       NULL, virq) < 0) {
 456        kvm_irqchip_release_virq(kvm_state, virq);
 457        event_notifier_cleanup(&vector->kvm_interrupt);
 458        return;
 459    }
 460
 461    vector->virq = virq;
 462}
 463
 464static void vfio_remove_kvm_msi_virq(VFIOMSIVector *vector)
 465{
 466    kvm_irqchip_remove_irqfd_notifier_gsi(kvm_state, &vector->kvm_interrupt,
 467                                          vector->virq);
 468    kvm_irqchip_release_virq(kvm_state, vector->virq);
 469    vector->virq = -1;
 470    event_notifier_cleanup(&vector->kvm_interrupt);
 471}
 472
 473static void vfio_update_kvm_msi_virq(VFIOMSIVector *vector, MSIMessage msg,
 474                                     PCIDevice *pdev)
 475{
 476    kvm_irqchip_update_msi_route(kvm_state, vector->virq, msg, pdev);
 477    kvm_irqchip_commit_routes(kvm_state);
 478}
 479
 480static int vfio_msix_vector_do_use(PCIDevice *pdev, unsigned int nr,
 481                                   MSIMessage *msg, IOHandler *handler)
 482{
 483    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
 484    VFIOMSIVector *vector;
 485    int ret;
 486
 487    trace_vfio_msix_vector_do_use(vdev->vbasedev.name, nr);
 488
 489    vector = &vdev->msi_vectors[nr];
 490
 491    if (!vector->use) {
 492        vector->vdev = vdev;
 493        vector->virq = -1;
 494        if (event_notifier_init(&vector->interrupt, 0)) {
 495            error_report("vfio: Error: event_notifier_init failed");
 496        }
 497        vector->use = true;
 498        msix_vector_use(pdev, nr);
 499    }
 500
 501    qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
 502                        handler, NULL, vector);
 503
 504    /*
 505     * Attempt to enable route through KVM irqchip,
 506     * default to userspace handling if unavailable.
 507     */
 508    if (vector->virq >= 0) {
 509        if (!msg) {
 510            vfio_remove_kvm_msi_virq(vector);
 511        } else {
 512            vfio_update_kvm_msi_virq(vector, *msg, pdev);
 513        }
 514    } else {
 515        if (msg) {
 516            vfio_add_kvm_msi_virq(vdev, vector, nr, true);
 517        }
 518    }
 519
 520    /*
 521     * We don't want to have the host allocate all possible MSI vectors
 522     * for a device if they're not in use, so we shutdown and incrementally
 523     * increase them as needed.
 524     */
 525    if (vdev->nr_vectors < nr + 1) {
 526        vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
 527        vdev->nr_vectors = nr + 1;
 528        ret = vfio_enable_vectors(vdev, true);
 529        if (ret) {
 530            error_report("vfio: failed to enable vectors, %d", ret);
 531        }
 532    } else {
 533        int argsz;
 534        struct vfio_irq_set *irq_set;
 535        int32_t *pfd;
 536
 537        argsz = sizeof(*irq_set) + sizeof(*pfd);
 538
 539        irq_set = g_malloc0(argsz);
 540        irq_set->argsz = argsz;
 541        irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
 542                         VFIO_IRQ_SET_ACTION_TRIGGER;
 543        irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
 544        irq_set->start = nr;
 545        irq_set->count = 1;
 546        pfd = (int32_t *)&irq_set->data;
 547
 548        if (vector->virq >= 0) {
 549            *pfd = event_notifier_get_fd(&vector->kvm_interrupt);
 550        } else {
 551            *pfd = event_notifier_get_fd(&vector->interrupt);
 552        }
 553
 554        ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
 555        g_free(irq_set);
 556        if (ret) {
 557            error_report("vfio: failed to modify vector, %d", ret);
 558        }
 559    }
 560
 561    /* Disable PBA emulation when nothing more is pending. */
 562    clear_bit(nr, vdev->msix->pending);
 563    if (find_first_bit(vdev->msix->pending,
 564                       vdev->nr_vectors) == vdev->nr_vectors) {
 565        memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
 566        trace_vfio_msix_pba_disable(vdev->vbasedev.name);
 567    }
 568
 569    return 0;
 570}
 571
 572static int vfio_msix_vector_use(PCIDevice *pdev,
 573                                unsigned int nr, MSIMessage msg)
 574{
 575    return vfio_msix_vector_do_use(pdev, nr, &msg, vfio_msi_interrupt);
 576}
 577
 578static void vfio_msix_vector_release(PCIDevice *pdev, unsigned int nr)
 579{
 580    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
 581    VFIOMSIVector *vector = &vdev->msi_vectors[nr];
 582
 583    trace_vfio_msix_vector_release(vdev->vbasedev.name, nr);
 584
 585    /*
 586     * There are still old guests that mask and unmask vectors on every
 587     * interrupt.  If we're using QEMU bypass with a KVM irqfd, leave all of
 588     * the KVM setup in place, simply switch VFIO to use the non-bypass
 589     * eventfd.  We'll then fire the interrupt through QEMU and the MSI-X
 590     * core will mask the interrupt and set pending bits, allowing it to
 591     * be re-asserted on unmask.  Nothing to do if already using QEMU mode.
 592     */
 593    if (vector->virq >= 0) {
 594        int argsz;
 595        struct vfio_irq_set *irq_set;
 596        int32_t *pfd;
 597
 598        argsz = sizeof(*irq_set) + sizeof(*pfd);
 599
 600        irq_set = g_malloc0(argsz);
 601        irq_set->argsz = argsz;
 602        irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
 603                         VFIO_IRQ_SET_ACTION_TRIGGER;
 604        irq_set->index = VFIO_PCI_MSIX_IRQ_INDEX;
 605        irq_set->start = nr;
 606        irq_set->count = 1;
 607        pfd = (int32_t *)&irq_set->data;
 608
 609        *pfd = event_notifier_get_fd(&vector->interrupt);
 610
 611        ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
 612
 613        g_free(irq_set);
 614    }
 615}
 616
 617static void vfio_msix_enable(VFIOPCIDevice *vdev)
 618{
 619    vfio_disable_interrupts(vdev);
 620
 621    vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->msix->entries);
 622
 623    vdev->interrupt = VFIO_INT_MSIX;
 624
 625    /*
 626     * Some communication channels between VF & PF or PF & fw rely on the
 627     * physical state of the device and expect that enabling MSI-X from the
 628     * guest enables the same on the host.  When our guest is Linux, the
 629     * guest driver call to pci_enable_msix() sets the enabling bit in the
 630     * MSI-X capability, but leaves the vector table masked.  We therefore
 631     * can't rely on a vector_use callback (from request_irq() in the guest)
 632     * to switch the physical device into MSI-X mode because that may come a
 633     * long time after pci_enable_msix().  This code enables vector 0 with
 634     * triggering to userspace, then immediately release the vector, leaving
 635     * the physical device with no vectors enabled, but MSI-X enabled, just
 636     * like the guest view.
 637     */
 638    vfio_msix_vector_do_use(&vdev->pdev, 0, NULL, NULL);
 639    vfio_msix_vector_release(&vdev->pdev, 0);
 640
 641    if (msix_set_vector_notifiers(&vdev->pdev, vfio_msix_vector_use,
 642                                  vfio_msix_vector_release, NULL)) {
 643        error_report("vfio: msix_set_vector_notifiers failed");
 644    }
 645
 646    trace_vfio_msix_enable(vdev->vbasedev.name);
 647}
 648
 649static void vfio_msi_enable(VFIOPCIDevice *vdev)
 650{
 651    int ret, i;
 652
 653    vfio_disable_interrupts(vdev);
 654
 655    vdev->nr_vectors = msi_nr_vectors_allocated(&vdev->pdev);
 656retry:
 657    vdev->msi_vectors = g_new0(VFIOMSIVector, vdev->nr_vectors);
 658
 659    for (i = 0; i < vdev->nr_vectors; i++) {
 660        VFIOMSIVector *vector = &vdev->msi_vectors[i];
 661
 662        vector->vdev = vdev;
 663        vector->virq = -1;
 664        vector->use = true;
 665
 666        if (event_notifier_init(&vector->interrupt, 0)) {
 667            error_report("vfio: Error: event_notifier_init failed");
 668        }
 669
 670        qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
 671                            vfio_msi_interrupt, NULL, vector);
 672
 673        /*
 674         * Attempt to enable route through KVM irqchip,
 675         * default to userspace handling if unavailable.
 676         */
 677        vfio_add_kvm_msi_virq(vdev, vector, i, false);
 678    }
 679
 680    /* Set interrupt type prior to possible interrupts */
 681    vdev->interrupt = VFIO_INT_MSI;
 682
 683    ret = vfio_enable_vectors(vdev, false);
 684    if (ret) {
 685        if (ret < 0) {
 686            error_report("vfio: Error: Failed to setup MSI fds: %m");
 687        } else if (ret != vdev->nr_vectors) {
 688            error_report("vfio: Error: Failed to enable %d "
 689                         "MSI vectors, retry with %d", vdev->nr_vectors, ret);
 690        }
 691
 692        for (i = 0; i < vdev->nr_vectors; i++) {
 693            VFIOMSIVector *vector = &vdev->msi_vectors[i];
 694            if (vector->virq >= 0) {
 695                vfio_remove_kvm_msi_virq(vector);
 696            }
 697            qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
 698                                NULL, NULL, NULL);
 699            event_notifier_cleanup(&vector->interrupt);
 700        }
 701
 702        g_free(vdev->msi_vectors);
 703
 704        if (ret > 0 && ret != vdev->nr_vectors) {
 705            vdev->nr_vectors = ret;
 706            goto retry;
 707        }
 708        vdev->nr_vectors = 0;
 709
 710        /*
 711         * Failing to setup MSI doesn't really fall within any specification.
 712         * Let's try leaving interrupts disabled and hope the guest figures
 713         * out to fall back to INTx for this device.
 714         */
 715        error_report("vfio: Error: Failed to enable MSI");
 716        vdev->interrupt = VFIO_INT_NONE;
 717
 718        return;
 719    }
 720
 721    trace_vfio_msi_enable(vdev->vbasedev.name, vdev->nr_vectors);
 722}
 723
 724static void vfio_msi_disable_common(VFIOPCIDevice *vdev)
 725{
 726    Error *err = NULL;
 727    int i;
 728
 729    for (i = 0; i < vdev->nr_vectors; i++) {
 730        VFIOMSIVector *vector = &vdev->msi_vectors[i];
 731        if (vdev->msi_vectors[i].use) {
 732            if (vector->virq >= 0) {
 733                vfio_remove_kvm_msi_virq(vector);
 734            }
 735            qemu_set_fd_handler(event_notifier_get_fd(&vector->interrupt),
 736                                NULL, NULL, NULL);
 737            event_notifier_cleanup(&vector->interrupt);
 738        }
 739    }
 740
 741    g_free(vdev->msi_vectors);
 742    vdev->msi_vectors = NULL;
 743    vdev->nr_vectors = 0;
 744    vdev->interrupt = VFIO_INT_NONE;
 745
 746    vfio_intx_enable(vdev, &err);
 747    if (err) {
 748        error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
 749    }
 750}
 751
 752static void vfio_msix_disable(VFIOPCIDevice *vdev)
 753{
 754    int i;
 755
 756    msix_unset_vector_notifiers(&vdev->pdev);
 757
 758    /*
 759     * MSI-X will only release vectors if MSI-X is still enabled on the
 760     * device, check through the rest and release it ourselves if necessary.
 761     */
 762    for (i = 0; i < vdev->nr_vectors; i++) {
 763        if (vdev->msi_vectors[i].use) {
 764            vfio_msix_vector_release(&vdev->pdev, i);
 765            msix_vector_unuse(&vdev->pdev, i);
 766        }
 767    }
 768
 769    if (vdev->nr_vectors) {
 770        vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSIX_IRQ_INDEX);
 771    }
 772
 773    vfio_msi_disable_common(vdev);
 774
 775    memset(vdev->msix->pending, 0,
 776           BITS_TO_LONGS(vdev->msix->entries) * sizeof(unsigned long));
 777
 778    trace_vfio_msix_disable(vdev->vbasedev.name);
 779}
 780
 781static void vfio_msi_disable(VFIOPCIDevice *vdev)
 782{
 783    vfio_disable_irqindex(&vdev->vbasedev, VFIO_PCI_MSI_IRQ_INDEX);
 784    vfio_msi_disable_common(vdev);
 785
 786    trace_vfio_msi_disable(vdev->vbasedev.name);
 787}
 788
 789static void vfio_update_msi(VFIOPCIDevice *vdev)
 790{
 791    int i;
 792
 793    for (i = 0; i < vdev->nr_vectors; i++) {
 794        VFIOMSIVector *vector = &vdev->msi_vectors[i];
 795        MSIMessage msg;
 796
 797        if (!vector->use || vector->virq < 0) {
 798            continue;
 799        }
 800
 801        msg = msi_get_message(&vdev->pdev, i);
 802        vfio_update_kvm_msi_virq(vector, msg, &vdev->pdev);
 803    }
 804}
 805
 806static void vfio_pci_load_rom(VFIOPCIDevice *vdev)
 807{
 808    struct vfio_region_info *reg_info;
 809    uint64_t size;
 810    off_t off = 0;
 811    ssize_t bytes;
 812
 813    if (vfio_get_region_info(&vdev->vbasedev,
 814                             VFIO_PCI_ROM_REGION_INDEX, &reg_info)) {
 815        error_report("vfio: Error getting ROM info: %m");
 816        return;
 817    }
 818
 819    trace_vfio_pci_load_rom(vdev->vbasedev.name, (unsigned long)reg_info->size,
 820                            (unsigned long)reg_info->offset,
 821                            (unsigned long)reg_info->flags);
 822
 823    vdev->rom_size = size = reg_info->size;
 824    vdev->rom_offset = reg_info->offset;
 825
 826    g_free(reg_info);
 827
 828    if (!vdev->rom_size) {
 829        vdev->rom_read_failed = true;
 830        error_report("vfio-pci: Cannot read device rom at "
 831                    "%s", vdev->vbasedev.name);
 832        error_printf("Device option ROM contents are probably invalid "
 833                    "(check dmesg).\nSkip option ROM probe with rombar=0, "
 834                    "or load from file with romfile=\n");
 835        return;
 836    }
 837
 838    vdev->rom = g_malloc(size);
 839    memset(vdev->rom, 0xff, size);
 840
 841    while (size) {
 842        bytes = pread(vdev->vbasedev.fd, vdev->rom + off,
 843                      size, vdev->rom_offset + off);
 844        if (bytes == 0) {
 845            break;
 846        } else if (bytes > 0) {
 847            off += bytes;
 848            size -= bytes;
 849        } else {
 850            if (errno == EINTR || errno == EAGAIN) {
 851                continue;
 852            }
 853            error_report("vfio: Error reading device ROM: %m");
 854            break;
 855        }
 856    }
 857
 858    /*
 859     * Test the ROM signature against our device, if the vendor is correct
 860     * but the device ID doesn't match, store the correct device ID and
 861     * recompute the checksum.  Intel IGD devices need this and are known
 862     * to have bogus checksums so we can't simply adjust the checksum.
 863     */
 864    if (pci_get_word(vdev->rom) == 0xaa55 &&
 865        pci_get_word(vdev->rom + 0x18) + 8 < vdev->rom_size &&
 866        !memcmp(vdev->rom + pci_get_word(vdev->rom + 0x18), "PCIR", 4)) {
 867        uint16_t vid, did;
 868
 869        vid = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 4);
 870        did = pci_get_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6);
 871
 872        if (vid == vdev->vendor_id && did != vdev->device_id) {
 873            int i;
 874            uint8_t csum, *data = vdev->rom;
 875
 876            pci_set_word(vdev->rom + pci_get_word(vdev->rom + 0x18) + 6,
 877                         vdev->device_id);
 878            data[6] = 0;
 879
 880            for (csum = 0, i = 0; i < vdev->rom_size; i++) {
 881                csum += data[i];
 882            }
 883
 884            data[6] = -csum;
 885        }
 886    }
 887}
 888
 889static uint64_t vfio_rom_read(void *opaque, hwaddr addr, unsigned size)
 890{
 891    VFIOPCIDevice *vdev = opaque;
 892    union {
 893        uint8_t byte;
 894        uint16_t word;
 895        uint32_t dword;
 896        uint64_t qword;
 897    } val;
 898    uint64_t data = 0;
 899
 900    /* Load the ROM lazily when the guest tries to read it */
 901    if (unlikely(!vdev->rom && !vdev->rom_read_failed)) {
 902        vfio_pci_load_rom(vdev);
 903    }
 904
 905    memcpy(&val, vdev->rom + addr,
 906           (addr < vdev->rom_size) ? MIN(size, vdev->rom_size - addr) : 0);
 907
 908    switch (size) {
 909    case 1:
 910        data = val.byte;
 911        break;
 912    case 2:
 913        data = le16_to_cpu(val.word);
 914        break;
 915    case 4:
 916        data = le32_to_cpu(val.dword);
 917        break;
 918    default:
 919        hw_error("vfio: unsupported read size, %d bytes\n", size);
 920        break;
 921    }
 922
 923    trace_vfio_rom_read(vdev->vbasedev.name, addr, size, data);
 924
 925    return data;
 926}
 927
 928static void vfio_rom_write(void *opaque, hwaddr addr,
 929                           uint64_t data, unsigned size)
 930{
 931}
 932
 933static const MemoryRegionOps vfio_rom_ops = {
 934    .read = vfio_rom_read,
 935    .write = vfio_rom_write,
 936    .endianness = DEVICE_LITTLE_ENDIAN,
 937};
 938
 939static void vfio_pci_size_rom(VFIOPCIDevice *vdev)
 940{
 941    uint32_t orig, size = cpu_to_le32((uint32_t)PCI_ROM_ADDRESS_MASK);
 942    off_t offset = vdev->config_offset + PCI_ROM_ADDRESS;
 943    DeviceState *dev = DEVICE(vdev);
 944    char *name;
 945    int fd = vdev->vbasedev.fd;
 946
 947    if (vdev->pdev.romfile || !vdev->pdev.rom_bar) {
 948        /* Since pci handles romfile, just print a message and return */
 949        if (vfio_blacklist_opt_rom(vdev) && vdev->pdev.romfile) {
 950            error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified romfile\n",
 951                         vdev->vbasedev.name);
 952        }
 953        return;
 954    }
 955
 956    /*
 957     * Use the same size ROM BAR as the physical device.  The contents
 958     * will get filled in later when the guest tries to read it.
 959     */
 960    if (pread(fd, &orig, 4, offset) != 4 ||
 961        pwrite(fd, &size, 4, offset) != 4 ||
 962        pread(fd, &size, 4, offset) != 4 ||
 963        pwrite(fd, &orig, 4, offset) != 4) {
 964        error_report("%s(%s) failed: %m", __func__, vdev->vbasedev.name);
 965        return;
 966    }
 967
 968    size = ~(le32_to_cpu(size) & PCI_ROM_ADDRESS_MASK) + 1;
 969
 970    if (!size) {
 971        return;
 972    }
 973
 974    if (vfio_blacklist_opt_rom(vdev)) {
 975        if (dev->opts && qemu_opt_get(dev->opts, "rombar")) {
 976            error_printf("Warning : Device at %s is known to cause system instability issues during option rom execution. Proceeding anyway since user specified non zero value for rombar\n",
 977                         vdev->vbasedev.name);
 978        } else {
 979            error_printf("Warning : Rom loading for device at %s has been disabled due to system instability issues. Specify rombar=1 or romfile to force\n",
 980                         vdev->vbasedev.name);
 981            return;
 982        }
 983    }
 984
 985    trace_vfio_pci_size_rom(vdev->vbasedev.name, size);
 986
 987    name = g_strdup_printf("vfio[%s].rom", vdev->vbasedev.name);
 988
 989    memory_region_init_io(&vdev->pdev.rom, OBJECT(vdev),
 990                          &vfio_rom_ops, vdev, name, size);
 991    g_free(name);
 992
 993    pci_register_bar(&vdev->pdev, PCI_ROM_SLOT,
 994                     PCI_BASE_ADDRESS_SPACE_MEMORY, &vdev->pdev.rom);
 995
 996    vdev->rom_read_failed = false;
 997}
 998
 999void vfio_vga_write(void *opaque, hwaddr addr,
1000                           uint64_t data, unsigned size)
1001{
1002    VFIOVGARegion *region = opaque;
1003    VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1004    union {
1005        uint8_t byte;
1006        uint16_t word;
1007        uint32_t dword;
1008        uint64_t qword;
1009    } buf;
1010    off_t offset = vga->fd_offset + region->offset + addr;
1011
1012    switch (size) {
1013    case 1:
1014        buf.byte = data;
1015        break;
1016    case 2:
1017        buf.word = cpu_to_le16(data);
1018        break;
1019    case 4:
1020        buf.dword = cpu_to_le32(data);
1021        break;
1022    default:
1023        hw_error("vfio: unsupported write size, %d bytes", size);
1024        break;
1025    }
1026
1027    if (pwrite(vga->fd, &buf, size, offset) != size) {
1028        error_report("%s(,0x%"HWADDR_PRIx", 0x%"PRIx64", %d) failed: %m",
1029                     __func__, region->offset + addr, data, size);
1030    }
1031
1032    trace_vfio_vga_write(region->offset + addr, data, size);
1033}
1034
1035uint64_t vfio_vga_read(void *opaque, hwaddr addr, unsigned size)
1036{
1037    VFIOVGARegion *region = opaque;
1038    VFIOVGA *vga = container_of(region, VFIOVGA, region[region->nr]);
1039    union {
1040        uint8_t byte;
1041        uint16_t word;
1042        uint32_t dword;
1043        uint64_t qword;
1044    } buf;
1045    uint64_t data = 0;
1046    off_t offset = vga->fd_offset + region->offset + addr;
1047
1048    if (pread(vga->fd, &buf, size, offset) != size) {
1049        error_report("%s(,0x%"HWADDR_PRIx", %d) failed: %m",
1050                     __func__, region->offset + addr, size);
1051        return (uint64_t)-1;
1052    }
1053
1054    switch (size) {
1055    case 1:
1056        data = buf.byte;
1057        break;
1058    case 2:
1059        data = le16_to_cpu(buf.word);
1060        break;
1061    case 4:
1062        data = le32_to_cpu(buf.dword);
1063        break;
1064    default:
1065        hw_error("vfio: unsupported read size, %d bytes", size);
1066        break;
1067    }
1068
1069    trace_vfio_vga_read(region->offset + addr, size, data);
1070
1071    return data;
1072}
1073
1074static const MemoryRegionOps vfio_vga_ops = {
1075    .read = vfio_vga_read,
1076    .write = vfio_vga_write,
1077    .endianness = DEVICE_LITTLE_ENDIAN,
1078};
1079
1080/*
1081 * Expand memory region of sub-page(size < PAGE_SIZE) MMIO BAR to page
1082 * size if the BAR is in an exclusive page in host so that we could map
1083 * this BAR to guest. But this sub-page BAR may not occupy an exclusive
1084 * page in guest. So we should set the priority of the expanded memory
1085 * region to zero in case of overlap with BARs which share the same page
1086 * with the sub-page BAR in guest. Besides, we should also recover the
1087 * size of this sub-page BAR when its base address is changed in guest
1088 * and not page aligned any more.
1089 */
1090static void vfio_sub_page_bar_update_mapping(PCIDevice *pdev, int bar)
1091{
1092    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
1093    VFIORegion *region = &vdev->bars[bar].region;
1094    MemoryRegion *mmap_mr, *region_mr, *base_mr;
1095    PCIIORegion *r;
1096    pcibus_t bar_addr;
1097    uint64_t size = region->size;
1098
1099    /* Make sure that the whole region is allowed to be mmapped */
1100    if (region->nr_mmaps != 1 || !region->mmaps[0].mmap ||
1101        region->mmaps[0].size != region->size) {
1102        return;
1103    }
1104
1105    r = &pdev->io_regions[bar];
1106    bar_addr = r->addr;
1107    base_mr = vdev->bars[bar].mr;
1108    region_mr = region->mem;
1109    mmap_mr = &region->mmaps[0].mem;
1110
1111    /* If BAR is mapped and page aligned, update to fill PAGE_SIZE */
1112    if (bar_addr != PCI_BAR_UNMAPPED &&
1113        !(bar_addr & ~qemu_real_host_page_mask)) {
1114        size = qemu_real_host_page_size;
1115    }
1116
1117    memory_region_transaction_begin();
1118
1119    if (vdev->bars[bar].size < size) {
1120        memory_region_set_size(base_mr, size);
1121    }
1122    memory_region_set_size(region_mr, size);
1123    memory_region_set_size(mmap_mr, size);
1124    if (size != vdev->bars[bar].size && memory_region_is_mapped(base_mr)) {
1125        memory_region_del_subregion(r->address_space, base_mr);
1126        memory_region_add_subregion_overlap(r->address_space,
1127                                            bar_addr, base_mr, 0);
1128    }
1129
1130    memory_region_transaction_commit();
1131}
1132
1133/*
1134 * PCI config space
1135 */
1136uint32_t vfio_pci_read_config(PCIDevice *pdev, uint32_t addr, int len)
1137{
1138    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
1139    uint32_t emu_bits = 0, emu_val = 0, phys_val = 0, val;
1140
1141    memcpy(&emu_bits, vdev->emulated_config_bits + addr, len);
1142    emu_bits = le32_to_cpu(emu_bits);
1143
1144    if (emu_bits) {
1145        emu_val = pci_default_read_config(pdev, addr, len);
1146    }
1147
1148    if (~emu_bits & (0xffffffffU >> (32 - len * 8))) {
1149        ssize_t ret;
1150
1151        ret = pread(vdev->vbasedev.fd, &phys_val, len,
1152                    vdev->config_offset + addr);
1153        if (ret != len) {
1154            error_report("%s(%s, 0x%x, 0x%x) failed: %m",
1155                         __func__, vdev->vbasedev.name, addr, len);
1156            return -errno;
1157        }
1158        phys_val = le32_to_cpu(phys_val);
1159    }
1160
1161    val = (emu_val & emu_bits) | (phys_val & ~emu_bits);
1162
1163    trace_vfio_pci_read_config(vdev->vbasedev.name, addr, len, val);
1164
1165    return val;
1166}
1167
1168void vfio_pci_write_config(PCIDevice *pdev,
1169                           uint32_t addr, uint32_t val, int len)
1170{
1171    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
1172    uint32_t val_le = cpu_to_le32(val);
1173
1174    trace_vfio_pci_write_config(vdev->vbasedev.name, addr, val, len);
1175
1176    /* Write everything to VFIO, let it filter out what we can't write */
1177    if (pwrite(vdev->vbasedev.fd, &val_le, len, vdev->config_offset + addr)
1178                != len) {
1179        error_report("%s(%s, 0x%x, 0x%x, 0x%x) failed: %m",
1180                     __func__, vdev->vbasedev.name, addr, val, len);
1181    }
1182
1183    /* MSI/MSI-X Enabling/Disabling */
1184    if (pdev->cap_present & QEMU_PCI_CAP_MSI &&
1185        ranges_overlap(addr, len, pdev->msi_cap, vdev->msi_cap_size)) {
1186        int is_enabled, was_enabled = msi_enabled(pdev);
1187
1188        pci_default_write_config(pdev, addr, val, len);
1189
1190        is_enabled = msi_enabled(pdev);
1191
1192        if (!was_enabled) {
1193            if (is_enabled) {
1194                vfio_msi_enable(vdev);
1195            }
1196        } else {
1197            if (!is_enabled) {
1198                vfio_msi_disable(vdev);
1199            } else {
1200                vfio_update_msi(vdev);
1201            }
1202        }
1203    } else if (pdev->cap_present & QEMU_PCI_CAP_MSIX &&
1204        ranges_overlap(addr, len, pdev->msix_cap, MSIX_CAP_LENGTH)) {
1205        int is_enabled, was_enabled = msix_enabled(pdev);
1206
1207        pci_default_write_config(pdev, addr, val, len);
1208
1209        is_enabled = msix_enabled(pdev);
1210
1211        if (!was_enabled && is_enabled) {
1212            vfio_msix_enable(vdev);
1213        } else if (was_enabled && !is_enabled) {
1214            vfio_msix_disable(vdev);
1215        }
1216    } else if (ranges_overlap(addr, len, PCI_BASE_ADDRESS_0, 24) ||
1217        range_covers_byte(addr, len, PCI_COMMAND)) {
1218        pcibus_t old_addr[PCI_NUM_REGIONS - 1];
1219        int bar;
1220
1221        for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1222            old_addr[bar] = pdev->io_regions[bar].addr;
1223        }
1224
1225        pci_default_write_config(pdev, addr, val, len);
1226
1227        for (bar = 0; bar < PCI_ROM_SLOT; bar++) {
1228            if (old_addr[bar] != pdev->io_regions[bar].addr &&
1229                vdev->bars[bar].region.size > 0 &&
1230                vdev->bars[bar].region.size < qemu_real_host_page_size) {
1231                vfio_sub_page_bar_update_mapping(pdev, bar);
1232            }
1233        }
1234    } else {
1235        /* Write everything to QEMU to keep emulated bits correct */
1236        pci_default_write_config(pdev, addr, val, len);
1237    }
1238}
1239
1240/*
1241 * Interrupt setup
1242 */
1243static void vfio_disable_interrupts(VFIOPCIDevice *vdev)
1244{
1245    /*
1246     * More complicated than it looks.  Disabling MSI/X transitions the
1247     * device to INTx mode (if supported).  Therefore we need to first
1248     * disable MSI/X and then cleanup by disabling INTx.
1249     */
1250    if (vdev->interrupt == VFIO_INT_MSIX) {
1251        vfio_msix_disable(vdev);
1252    } else if (vdev->interrupt == VFIO_INT_MSI) {
1253        vfio_msi_disable(vdev);
1254    }
1255
1256    if (vdev->interrupt == VFIO_INT_INTx) {
1257        vfio_intx_disable(vdev);
1258    }
1259}
1260
1261static int vfio_msi_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
1262{
1263    uint16_t ctrl;
1264    bool msi_64bit, msi_maskbit;
1265    int ret, entries;
1266    Error *err = NULL;
1267
1268    if (pread(vdev->vbasedev.fd, &ctrl, sizeof(ctrl),
1269              vdev->config_offset + pos + PCI_CAP_FLAGS) != sizeof(ctrl)) {
1270        error_setg_errno(errp, errno, "failed reading MSI PCI_CAP_FLAGS");
1271        return -errno;
1272    }
1273    ctrl = le16_to_cpu(ctrl);
1274
1275    msi_64bit = !!(ctrl & PCI_MSI_FLAGS_64BIT);
1276    msi_maskbit = !!(ctrl & PCI_MSI_FLAGS_MASKBIT);
1277    entries = 1 << ((ctrl & PCI_MSI_FLAGS_QMASK) >> 1);
1278
1279    trace_vfio_msi_setup(vdev->vbasedev.name, pos);
1280
1281    ret = msi_init(&vdev->pdev, pos, entries, msi_64bit, msi_maskbit, &err);
1282    if (ret < 0) {
1283        if (ret == -ENOTSUP) {
1284            return 0;
1285        }
1286        error_propagate_prepend(errp, err, "msi_init failed: ");
1287        return ret;
1288    }
1289    vdev->msi_cap_size = 0xa + (msi_maskbit ? 0xa : 0) + (msi_64bit ? 0x4 : 0);
1290
1291    return 0;
1292}
1293
1294static void vfio_pci_fixup_msix_region(VFIOPCIDevice *vdev)
1295{
1296    off_t start, end;
1297    VFIORegion *region = &vdev->bars[vdev->msix->table_bar].region;
1298
1299    /*
1300     * If the host driver allows mapping of a MSIX data, we are going to
1301     * do map the entire BAR and emulate MSIX table on top of that.
1302     */
1303    if (vfio_has_region_cap(&vdev->vbasedev, region->nr,
1304                            VFIO_REGION_INFO_CAP_MSIX_MAPPABLE)) {
1305        return;
1306    }
1307
1308    /*
1309     * We expect to find a single mmap covering the whole BAR, anything else
1310     * means it's either unsupported or already setup.
1311     */
1312    if (region->nr_mmaps != 1 || region->mmaps[0].offset ||
1313        region->size != region->mmaps[0].size) {
1314        return;
1315    }
1316
1317    /* MSI-X table start and end aligned to host page size */
1318    start = vdev->msix->table_offset & qemu_real_host_page_mask;
1319    end = REAL_HOST_PAGE_ALIGN((uint64_t)vdev->msix->table_offset +
1320                               (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE));
1321
1322    /*
1323     * Does the MSI-X table cover the beginning of the BAR?  The whole BAR?
1324     * NB - Host page size is necessarily a power of two and so is the PCI
1325     * BAR (not counting EA yet), therefore if we have host page aligned
1326     * @start and @end, then any remainder of the BAR before or after those
1327     * must be at least host page sized and therefore mmap'able.
1328     */
1329    if (!start) {
1330        if (end >= region->size) {
1331            region->nr_mmaps = 0;
1332            g_free(region->mmaps);
1333            region->mmaps = NULL;
1334            trace_vfio_msix_fixup(vdev->vbasedev.name,
1335                                  vdev->msix->table_bar, 0, 0);
1336        } else {
1337            region->mmaps[0].offset = end;
1338            region->mmaps[0].size = region->size - end;
1339            trace_vfio_msix_fixup(vdev->vbasedev.name,
1340                              vdev->msix->table_bar, region->mmaps[0].offset,
1341                              region->mmaps[0].offset + region->mmaps[0].size);
1342        }
1343
1344    /* Maybe it's aligned at the end of the BAR */
1345    } else if (end >= region->size) {
1346        region->mmaps[0].size = start;
1347        trace_vfio_msix_fixup(vdev->vbasedev.name,
1348                              vdev->msix->table_bar, region->mmaps[0].offset,
1349                              region->mmaps[0].offset + region->mmaps[0].size);
1350
1351    /* Otherwise it must split the BAR */
1352    } else {
1353        region->nr_mmaps = 2;
1354        region->mmaps = g_renew(VFIOMmap, region->mmaps, 2);
1355
1356        memcpy(&region->mmaps[1], &region->mmaps[0], sizeof(VFIOMmap));
1357
1358        region->mmaps[0].size = start;
1359        trace_vfio_msix_fixup(vdev->vbasedev.name,
1360                              vdev->msix->table_bar, region->mmaps[0].offset,
1361                              region->mmaps[0].offset + region->mmaps[0].size);
1362
1363        region->mmaps[1].offset = end;
1364        region->mmaps[1].size = region->size - end;
1365        trace_vfio_msix_fixup(vdev->vbasedev.name,
1366                              vdev->msix->table_bar, region->mmaps[1].offset,
1367                              region->mmaps[1].offset + region->mmaps[1].size);
1368    }
1369}
1370
1371static void vfio_pci_relocate_msix(VFIOPCIDevice *vdev, Error **errp)
1372{
1373    int target_bar = -1;
1374    size_t msix_sz;
1375
1376    if (!vdev->msix || vdev->msix_relo == OFF_AUTOPCIBAR_OFF) {
1377        return;
1378    }
1379
1380    /* The actual minimum size of MSI-X structures */
1381    msix_sz = (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE) +
1382              (QEMU_ALIGN_UP(vdev->msix->entries, 64) / 8);
1383    /* Round up to host pages, we don't want to share a page */
1384    msix_sz = REAL_HOST_PAGE_ALIGN(msix_sz);
1385    /* PCI BARs must be a power of 2 */
1386    msix_sz = pow2ceil(msix_sz);
1387
1388    if (vdev->msix_relo == OFF_AUTOPCIBAR_AUTO) {
1389        /*
1390         * TODO: Lookup table for known devices.
1391         *
1392         * Logically we might use an algorithm here to select the BAR adding
1393         * the least additional MMIO space, but we cannot programatically
1394         * predict the driver dependency on BAR ordering or sizing, therefore
1395         * 'auto' becomes a lookup for combinations reported to work.
1396         */
1397        if (target_bar < 0) {
1398            error_setg(errp, "No automatic MSI-X relocation available for "
1399                       "device %04x:%04x", vdev->vendor_id, vdev->device_id);
1400            return;
1401        }
1402    } else {
1403        target_bar = (int)(vdev->msix_relo - OFF_AUTOPCIBAR_BAR0);
1404    }
1405
1406    /* I/O port BARs cannot host MSI-X structures */
1407    if (vdev->bars[target_bar].ioport) {
1408        error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1409                   "I/O port BAR", target_bar);
1410        return;
1411    }
1412
1413    /* Cannot use a BAR in the "shadow" of a 64-bit BAR */
1414    if (!vdev->bars[target_bar].size &&
1415         target_bar > 0 && vdev->bars[target_bar - 1].mem64) {
1416        error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1417                   "consumed by 64-bit BAR %d", target_bar, target_bar - 1);
1418        return;
1419    }
1420
1421    /* 2GB max size for 32-bit BARs, cannot double if already > 1G */
1422    if (vdev->bars[target_bar].size > 1 * GiB &&
1423        !vdev->bars[target_bar].mem64) {
1424        error_setg(errp, "Invalid MSI-X relocation BAR %d, "
1425                   "no space to extend 32-bit BAR", target_bar);
1426        return;
1427    }
1428
1429    /*
1430     * If adding a new BAR, test if we can make it 64bit.  We make it
1431     * prefetchable since QEMU MSI-X emulation has no read side effects
1432     * and doing so makes mapping more flexible.
1433     */
1434    if (!vdev->bars[target_bar].size) {
1435        if (target_bar < (PCI_ROM_SLOT - 1) &&
1436            !vdev->bars[target_bar + 1].size) {
1437            vdev->bars[target_bar].mem64 = true;
1438            vdev->bars[target_bar].type = PCI_BASE_ADDRESS_MEM_TYPE_64;
1439        }
1440        vdev->bars[target_bar].type |= PCI_BASE_ADDRESS_MEM_PREFETCH;
1441        vdev->bars[target_bar].size = msix_sz;
1442        vdev->msix->table_offset = 0;
1443    } else {
1444        vdev->bars[target_bar].size = MAX(vdev->bars[target_bar].size * 2,
1445                                          msix_sz * 2);
1446        /*
1447         * Due to above size calc, MSI-X always starts halfway into the BAR,
1448         * which will always be a separate host page.
1449         */
1450        vdev->msix->table_offset = vdev->bars[target_bar].size / 2;
1451    }
1452
1453    vdev->msix->table_bar = target_bar;
1454    vdev->msix->pba_bar = target_bar;
1455    /* Requires 8-byte alignment, but PCI_MSIX_ENTRY_SIZE guarantees that */
1456    vdev->msix->pba_offset = vdev->msix->table_offset +
1457                                  (vdev->msix->entries * PCI_MSIX_ENTRY_SIZE);
1458
1459    trace_vfio_msix_relo(vdev->vbasedev.name,
1460                         vdev->msix->table_bar, vdev->msix->table_offset);
1461}
1462
1463/*
1464 * We don't have any control over how pci_add_capability() inserts
1465 * capabilities into the chain.  In order to setup MSI-X we need a
1466 * MemoryRegion for the BAR.  In order to setup the BAR and not
1467 * attempt to mmap the MSI-X table area, which VFIO won't allow, we
1468 * need to first look for where the MSI-X table lives.  So we
1469 * unfortunately split MSI-X setup across two functions.
1470 */
1471static void vfio_msix_early_setup(VFIOPCIDevice *vdev, Error **errp)
1472{
1473    uint8_t pos;
1474    uint16_t ctrl;
1475    uint32_t table, pba;
1476    int fd = vdev->vbasedev.fd;
1477    VFIOMSIXInfo *msix;
1478
1479    pos = pci_find_capability(&vdev->pdev, PCI_CAP_ID_MSIX);
1480    if (!pos) {
1481        return;
1482    }
1483
1484    if (pread(fd, &ctrl, sizeof(ctrl),
1485              vdev->config_offset + pos + PCI_MSIX_FLAGS) != sizeof(ctrl)) {
1486        error_setg_errno(errp, errno, "failed to read PCI MSIX FLAGS");
1487        return;
1488    }
1489
1490    if (pread(fd, &table, sizeof(table),
1491              vdev->config_offset + pos + PCI_MSIX_TABLE) != sizeof(table)) {
1492        error_setg_errno(errp, errno, "failed to read PCI MSIX TABLE");
1493        return;
1494    }
1495
1496    if (pread(fd, &pba, sizeof(pba),
1497              vdev->config_offset + pos + PCI_MSIX_PBA) != sizeof(pba)) {
1498        error_setg_errno(errp, errno, "failed to read PCI MSIX PBA");
1499        return;
1500    }
1501
1502    ctrl = le16_to_cpu(ctrl);
1503    table = le32_to_cpu(table);
1504    pba = le32_to_cpu(pba);
1505
1506    msix = g_malloc0(sizeof(*msix));
1507    msix->table_bar = table & PCI_MSIX_FLAGS_BIRMASK;
1508    msix->table_offset = table & ~PCI_MSIX_FLAGS_BIRMASK;
1509    msix->pba_bar = pba & PCI_MSIX_FLAGS_BIRMASK;
1510    msix->pba_offset = pba & ~PCI_MSIX_FLAGS_BIRMASK;
1511    msix->entries = (ctrl & PCI_MSIX_FLAGS_QSIZE) + 1;
1512
1513    /*
1514     * Test the size of the pba_offset variable and catch if it extends outside
1515     * of the specified BAR. If it is the case, we need to apply a hardware
1516     * specific quirk if the device is known or we have a broken configuration.
1517     */
1518    if (msix->pba_offset >= vdev->bars[msix->pba_bar].region.size) {
1519        /*
1520         * Chelsio T5 Virtual Function devices are encoded as 0x58xx for T5
1521         * adapters. The T5 hardware returns an incorrect value of 0x8000 for
1522         * the VF PBA offset while the BAR itself is only 8k. The correct value
1523         * is 0x1000, so we hard code that here.
1524         */
1525        if (vdev->vendor_id == PCI_VENDOR_ID_CHELSIO &&
1526            (vdev->device_id & 0xff00) == 0x5800) {
1527            msix->pba_offset = 0x1000;
1528        } else {
1529            error_setg(errp, "hardware reports invalid configuration, "
1530                       "MSIX PBA outside of specified BAR");
1531            g_free(msix);
1532            return;
1533        }
1534    }
1535
1536    trace_vfio_msix_early_setup(vdev->vbasedev.name, pos, msix->table_bar,
1537                                msix->table_offset, msix->entries);
1538    vdev->msix = msix;
1539
1540    vfio_pci_fixup_msix_region(vdev);
1541
1542    vfio_pci_relocate_msix(vdev, errp);
1543}
1544
1545static int vfio_msix_setup(VFIOPCIDevice *vdev, int pos, Error **errp)
1546{
1547    int ret;
1548    Error *err = NULL;
1549
1550    vdev->msix->pending = g_malloc0(BITS_TO_LONGS(vdev->msix->entries) *
1551                                    sizeof(unsigned long));
1552    ret = msix_init(&vdev->pdev, vdev->msix->entries,
1553                    vdev->bars[vdev->msix->table_bar].mr,
1554                    vdev->msix->table_bar, vdev->msix->table_offset,
1555                    vdev->bars[vdev->msix->pba_bar].mr,
1556                    vdev->msix->pba_bar, vdev->msix->pba_offset, pos,
1557                    &err);
1558    if (ret < 0) {
1559        if (ret == -ENOTSUP) {
1560            warn_report_err(err);
1561            return 0;
1562        }
1563
1564        error_propagate(errp, err);
1565        return ret;
1566    }
1567
1568    /*
1569     * The PCI spec suggests that devices provide additional alignment for
1570     * MSI-X structures and avoid overlapping non-MSI-X related registers.
1571     * For an assigned device, this hopefully means that emulation of MSI-X
1572     * structures does not affect the performance of the device.  If devices
1573     * fail to provide that alignment, a significant performance penalty may
1574     * result, for instance Mellanox MT27500 VFs:
1575     * http://www.spinics.net/lists/kvm/msg125881.html
1576     *
1577     * The PBA is simply not that important for such a serious regression and
1578     * most drivers do not appear to look at it.  The solution for this is to
1579     * disable the PBA MemoryRegion unless it's being used.  We disable it
1580     * here and only enable it if a masked vector fires through QEMU.  As the
1581     * vector-use notifier is called, which occurs on unmask, we test whether
1582     * PBA emulation is needed and again disable if not.
1583     */
1584    memory_region_set_enabled(&vdev->pdev.msix_pba_mmio, false);
1585
1586    /*
1587     * The emulated machine may provide a paravirt interface for MSIX setup
1588     * so it is not strictly necessary to emulate MSIX here. This becomes
1589     * helpful when frequently accessed MMIO registers are located in
1590     * subpages adjacent to the MSIX table but the MSIX data containing page
1591     * cannot be mapped because of a host page size bigger than the MSIX table
1592     * alignment.
1593     */
1594    if (object_property_get_bool(OBJECT(qdev_get_machine()),
1595                                 "vfio-no-msix-emulation", NULL)) {
1596        memory_region_set_enabled(&vdev->pdev.msix_table_mmio, false);
1597    }
1598
1599    return 0;
1600}
1601
1602static void vfio_teardown_msi(VFIOPCIDevice *vdev)
1603{
1604    msi_uninit(&vdev->pdev);
1605
1606    if (vdev->msix) {
1607        msix_uninit(&vdev->pdev,
1608                    vdev->bars[vdev->msix->table_bar].mr,
1609                    vdev->bars[vdev->msix->pba_bar].mr);
1610        g_free(vdev->msix->pending);
1611    }
1612}
1613
1614/*
1615 * Resource setup
1616 */
1617static void vfio_mmap_set_enabled(VFIOPCIDevice *vdev, bool enabled)
1618{
1619    int i;
1620
1621    for (i = 0; i < PCI_ROM_SLOT; i++) {
1622        vfio_region_mmaps_set_enabled(&vdev->bars[i].region, enabled);
1623    }
1624}
1625
1626static void vfio_bar_prepare(VFIOPCIDevice *vdev, int nr)
1627{
1628    VFIOBAR *bar = &vdev->bars[nr];
1629
1630    uint32_t pci_bar;
1631    int ret;
1632
1633    /* Skip both unimplemented BARs and the upper half of 64bit BARS. */
1634    if (!bar->region.size) {
1635        return;
1636    }
1637
1638    /* Determine what type of BAR this is for registration */
1639    ret = pread(vdev->vbasedev.fd, &pci_bar, sizeof(pci_bar),
1640                vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr));
1641    if (ret != sizeof(pci_bar)) {
1642        error_report("vfio: Failed to read BAR %d (%m)", nr);
1643        return;
1644    }
1645
1646    pci_bar = le32_to_cpu(pci_bar);
1647    bar->ioport = (pci_bar & PCI_BASE_ADDRESS_SPACE_IO);
1648    bar->mem64 = bar->ioport ? 0 : (pci_bar & PCI_BASE_ADDRESS_MEM_TYPE_64);
1649    bar->type = pci_bar & (bar->ioport ? ~PCI_BASE_ADDRESS_IO_MASK :
1650                                         ~PCI_BASE_ADDRESS_MEM_MASK);
1651    bar->size = bar->region.size;
1652}
1653
1654static void vfio_bars_prepare(VFIOPCIDevice *vdev)
1655{
1656    int i;
1657
1658    for (i = 0; i < PCI_ROM_SLOT; i++) {
1659        vfio_bar_prepare(vdev, i);
1660    }
1661}
1662
1663static void vfio_bar_register(VFIOPCIDevice *vdev, int nr)
1664{
1665    VFIOBAR *bar = &vdev->bars[nr];
1666    char *name;
1667
1668    if (!bar->size) {
1669        return;
1670    }
1671
1672    bar->mr = g_new0(MemoryRegion, 1);
1673    name = g_strdup_printf("%s base BAR %d", vdev->vbasedev.name, nr);
1674    memory_region_init_io(bar->mr, OBJECT(vdev), NULL, NULL, name, bar->size);
1675    g_free(name);
1676
1677    if (bar->region.size) {
1678        memory_region_add_subregion(bar->mr, 0, bar->region.mem);
1679
1680        if (vfio_region_mmap(&bar->region)) {
1681            error_report("Failed to mmap %s BAR %d. Performance may be slow",
1682                         vdev->vbasedev.name, nr);
1683        }
1684    }
1685
1686    pci_register_bar(&vdev->pdev, nr, bar->type, bar->mr);
1687}
1688
1689static void vfio_bars_register(VFIOPCIDevice *vdev)
1690{
1691    int i;
1692
1693    for (i = 0; i < PCI_ROM_SLOT; i++) {
1694        vfio_bar_register(vdev, i);
1695    }
1696}
1697
1698static void vfio_bars_exit(VFIOPCIDevice *vdev)
1699{
1700    int i;
1701
1702    for (i = 0; i < PCI_ROM_SLOT; i++) {
1703        VFIOBAR *bar = &vdev->bars[i];
1704
1705        vfio_bar_quirk_exit(vdev, i);
1706        vfio_region_exit(&bar->region);
1707        if (bar->region.size) {
1708            memory_region_del_subregion(bar->mr, bar->region.mem);
1709        }
1710    }
1711
1712    if (vdev->vga) {
1713        pci_unregister_vga(&vdev->pdev);
1714        vfio_vga_quirk_exit(vdev);
1715    }
1716}
1717
1718static void vfio_bars_finalize(VFIOPCIDevice *vdev)
1719{
1720    int i;
1721
1722    for (i = 0; i < PCI_ROM_SLOT; i++) {
1723        VFIOBAR *bar = &vdev->bars[i];
1724
1725        vfio_bar_quirk_finalize(vdev, i);
1726        vfio_region_finalize(&bar->region);
1727        if (bar->size) {
1728            object_unparent(OBJECT(bar->mr));
1729            g_free(bar->mr);
1730        }
1731    }
1732
1733    if (vdev->vga) {
1734        vfio_vga_quirk_finalize(vdev);
1735        for (i = 0; i < ARRAY_SIZE(vdev->vga->region); i++) {
1736            object_unparent(OBJECT(&vdev->vga->region[i].mem));
1737        }
1738        g_free(vdev->vga);
1739    }
1740}
1741
1742/*
1743 * General setup
1744 */
1745static uint8_t vfio_std_cap_max_size(PCIDevice *pdev, uint8_t pos)
1746{
1747    uint8_t tmp;
1748    uint16_t next = PCI_CONFIG_SPACE_SIZE;
1749
1750    for (tmp = pdev->config[PCI_CAPABILITY_LIST]; tmp;
1751         tmp = pdev->config[tmp + PCI_CAP_LIST_NEXT]) {
1752        if (tmp > pos && tmp < next) {
1753            next = tmp;
1754        }
1755    }
1756
1757    return next - pos;
1758}
1759
1760
1761static uint16_t vfio_ext_cap_max_size(const uint8_t *config, uint16_t pos)
1762{
1763    uint16_t tmp, next = PCIE_CONFIG_SPACE_SIZE;
1764
1765    for (tmp = PCI_CONFIG_SPACE_SIZE; tmp;
1766        tmp = PCI_EXT_CAP_NEXT(pci_get_long(config + tmp))) {
1767        if (tmp > pos && tmp < next) {
1768            next = tmp;
1769        }
1770    }
1771
1772    return next - pos;
1773}
1774
1775static void vfio_set_word_bits(uint8_t *buf, uint16_t val, uint16_t mask)
1776{
1777    pci_set_word(buf, (pci_get_word(buf) & ~mask) | val);
1778}
1779
1780static void vfio_add_emulated_word(VFIOPCIDevice *vdev, int pos,
1781                                   uint16_t val, uint16_t mask)
1782{
1783    vfio_set_word_bits(vdev->pdev.config + pos, val, mask);
1784    vfio_set_word_bits(vdev->pdev.wmask + pos, ~mask, mask);
1785    vfio_set_word_bits(vdev->emulated_config_bits + pos, mask, mask);
1786}
1787
1788static void vfio_set_long_bits(uint8_t *buf, uint32_t val, uint32_t mask)
1789{
1790    pci_set_long(buf, (pci_get_long(buf) & ~mask) | val);
1791}
1792
1793static void vfio_add_emulated_long(VFIOPCIDevice *vdev, int pos,
1794                                   uint32_t val, uint32_t mask)
1795{
1796    vfio_set_long_bits(vdev->pdev.config + pos, val, mask);
1797    vfio_set_long_bits(vdev->pdev.wmask + pos, ~mask, mask);
1798    vfio_set_long_bits(vdev->emulated_config_bits + pos, mask, mask);
1799}
1800
1801static int vfio_setup_pcie_cap(VFIOPCIDevice *vdev, int pos, uint8_t size,
1802                               Error **errp)
1803{
1804    uint16_t flags;
1805    uint8_t type;
1806
1807    flags = pci_get_word(vdev->pdev.config + pos + PCI_CAP_FLAGS);
1808    type = (flags & PCI_EXP_FLAGS_TYPE) >> 4;
1809
1810    if (type != PCI_EXP_TYPE_ENDPOINT &&
1811        type != PCI_EXP_TYPE_LEG_END &&
1812        type != PCI_EXP_TYPE_RC_END) {
1813
1814        error_setg(errp, "assignment of PCIe type 0x%x "
1815                   "devices is not currently supported", type);
1816        return -EINVAL;
1817    }
1818
1819    if (!pci_bus_is_express(pci_get_bus(&vdev->pdev))) {
1820        PCIBus *bus = pci_get_bus(&vdev->pdev);
1821        PCIDevice *bridge;
1822
1823        /*
1824         * Traditionally PCI device assignment exposes the PCIe capability
1825         * as-is on non-express buses.  The reason being that some drivers
1826         * simply assume that it's there, for example tg3.  However when
1827         * we're running on a native PCIe machine type, like Q35, we need
1828         * to hide the PCIe capability.  The reason for this is twofold;
1829         * first Windows guests get a Code 10 error when the PCIe capability
1830         * is exposed in this configuration.  Therefore express devices won't
1831         * work at all unless they're attached to express buses in the VM.
1832         * Second, a native PCIe machine introduces the possibility of fine
1833         * granularity IOMMUs supporting both translation and isolation.
1834         * Guest code to discover the IOMMU visibility of a device, such as
1835         * IOMMU grouping code on Linux, is very aware of device types and
1836         * valid transitions between bus types.  An express device on a non-
1837         * express bus is not a valid combination on bare metal systems.
1838         *
1839         * Drivers that require a PCIe capability to make the device
1840         * functional are simply going to need to have their devices placed
1841         * on a PCIe bus in the VM.
1842         */
1843        while (!pci_bus_is_root(bus)) {
1844            bridge = pci_bridge_get_device(bus);
1845            bus = pci_get_bus(bridge);
1846        }
1847
1848        if (pci_bus_is_express(bus)) {
1849            return 0;
1850        }
1851
1852    } else if (pci_bus_is_root(pci_get_bus(&vdev->pdev))) {
1853        /*
1854         * On a Root Complex bus Endpoints become Root Complex Integrated
1855         * Endpoints, which changes the type and clears the LNK & LNK2 fields.
1856         */
1857        if (type == PCI_EXP_TYPE_ENDPOINT) {
1858            vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1859                                   PCI_EXP_TYPE_RC_END << 4,
1860                                   PCI_EXP_FLAGS_TYPE);
1861
1862            /* Link Capabilities, Status, and Control goes away */
1863            if (size > PCI_EXP_LNKCTL) {
1864                vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP, 0, ~0);
1865                vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1866                vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA, 0, ~0);
1867
1868#ifndef PCI_EXP_LNKCAP2
1869#define PCI_EXP_LNKCAP2 44
1870#endif
1871#ifndef PCI_EXP_LNKSTA2
1872#define PCI_EXP_LNKSTA2 50
1873#endif
1874                /* Link 2 Capabilities, Status, and Control goes away */
1875                if (size > PCI_EXP_LNKCAP2) {
1876                    vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP2, 0, ~0);
1877                    vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL2, 0, ~0);
1878                    vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKSTA2, 0, ~0);
1879                }
1880            }
1881
1882        } else if (type == PCI_EXP_TYPE_LEG_END) {
1883            /*
1884             * Legacy endpoints don't belong on the root complex.  Windows
1885             * seems to be happier with devices if we skip the capability.
1886             */
1887            return 0;
1888        }
1889
1890    } else {
1891        /*
1892         * Convert Root Complex Integrated Endpoints to regular endpoints.
1893         * These devices don't support LNK/LNK2 capabilities, so make them up.
1894         */
1895        if (type == PCI_EXP_TYPE_RC_END) {
1896            vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1897                                   PCI_EXP_TYPE_ENDPOINT << 4,
1898                                   PCI_EXP_FLAGS_TYPE);
1899            vfio_add_emulated_long(vdev, pos + PCI_EXP_LNKCAP,
1900                           QEMU_PCI_EXP_LNKCAP_MLW(QEMU_PCI_EXP_LNK_X1) |
1901                           QEMU_PCI_EXP_LNKCAP_MLS(QEMU_PCI_EXP_LNK_2_5GT), ~0);
1902            vfio_add_emulated_word(vdev, pos + PCI_EXP_LNKCTL, 0, ~0);
1903        }
1904    }
1905
1906    /*
1907     * Intel 82599 SR-IOV VFs report an invalid PCIe capability version 0
1908     * (Niantic errate #35) causing Windows to error with a Code 10 for the
1909     * device on Q35.  Fixup any such devices to report version 1.  If we
1910     * were to remove the capability entirely the guest would lose extended
1911     * config space.
1912     */
1913    if ((flags & PCI_EXP_FLAGS_VERS) == 0) {
1914        vfio_add_emulated_word(vdev, pos + PCI_CAP_FLAGS,
1915                               1, PCI_EXP_FLAGS_VERS);
1916    }
1917
1918    pos = pci_add_capability(&vdev->pdev, PCI_CAP_ID_EXP, pos, size,
1919                             errp);
1920    if (pos < 0) {
1921        return pos;
1922    }
1923
1924    vdev->pdev.exp.exp_cap = pos;
1925
1926    return pos;
1927}
1928
1929static void vfio_check_pcie_flr(VFIOPCIDevice *vdev, uint8_t pos)
1930{
1931    uint32_t cap = pci_get_long(vdev->pdev.config + pos + PCI_EXP_DEVCAP);
1932
1933    if (cap & PCI_EXP_DEVCAP_FLR) {
1934        trace_vfio_check_pcie_flr(vdev->vbasedev.name);
1935        vdev->has_flr = true;
1936    }
1937}
1938
1939static void vfio_check_pm_reset(VFIOPCIDevice *vdev, uint8_t pos)
1940{
1941    uint16_t csr = pci_get_word(vdev->pdev.config + pos + PCI_PM_CTRL);
1942
1943    if (!(csr & PCI_PM_CTRL_NO_SOFT_RESET)) {
1944        trace_vfio_check_pm_reset(vdev->vbasedev.name);
1945        vdev->has_pm_reset = true;
1946    }
1947}
1948
1949static void vfio_check_af_flr(VFIOPCIDevice *vdev, uint8_t pos)
1950{
1951    uint8_t cap = pci_get_byte(vdev->pdev.config + pos + PCI_AF_CAP);
1952
1953    if ((cap & PCI_AF_CAP_TP) && (cap & PCI_AF_CAP_FLR)) {
1954        trace_vfio_check_af_flr(vdev->vbasedev.name);
1955        vdev->has_flr = true;
1956    }
1957}
1958
1959static int vfio_add_std_cap(VFIOPCIDevice *vdev, uint8_t pos, Error **errp)
1960{
1961    PCIDevice *pdev = &vdev->pdev;
1962    uint8_t cap_id, next, size;
1963    int ret;
1964
1965    cap_id = pdev->config[pos];
1966    next = pdev->config[pos + PCI_CAP_LIST_NEXT];
1967
1968    /*
1969     * If it becomes important to configure capabilities to their actual
1970     * size, use this as the default when it's something we don't recognize.
1971     * Since QEMU doesn't actually handle many of the config accesses,
1972     * exact size doesn't seem worthwhile.
1973     */
1974    size = vfio_std_cap_max_size(pdev, pos);
1975
1976    /*
1977     * pci_add_capability always inserts the new capability at the head
1978     * of the chain.  Therefore to end up with a chain that matches the
1979     * physical device, we insert from the end by making this recursive.
1980     * This is also why we pre-calculate size above as cached config space
1981     * will be changed as we unwind the stack.
1982     */
1983    if (next) {
1984        ret = vfio_add_std_cap(vdev, next, errp);
1985        if (ret) {
1986            return ret;
1987        }
1988    } else {
1989        /* Begin the rebuild, use QEMU emulated list bits */
1990        pdev->config[PCI_CAPABILITY_LIST] = 0;
1991        vdev->emulated_config_bits[PCI_CAPABILITY_LIST] = 0xff;
1992        vdev->emulated_config_bits[PCI_STATUS] |= PCI_STATUS_CAP_LIST;
1993
1994        ret = vfio_add_virt_caps(vdev, errp);
1995        if (ret) {
1996            return ret;
1997        }
1998    }
1999
2000    /* Scale down size, esp in case virt caps were added above */
2001    size = MIN(size, vfio_std_cap_max_size(pdev, pos));
2002
2003    /* Use emulated next pointer to allow dropping caps */
2004    pci_set_byte(vdev->emulated_config_bits + pos + PCI_CAP_LIST_NEXT, 0xff);
2005
2006    switch (cap_id) {
2007    case PCI_CAP_ID_MSI:
2008        ret = vfio_msi_setup(vdev, pos, errp);
2009        break;
2010    case PCI_CAP_ID_EXP:
2011        vfio_check_pcie_flr(vdev, pos);
2012        ret = vfio_setup_pcie_cap(vdev, pos, size, errp);
2013        break;
2014    case PCI_CAP_ID_MSIX:
2015        ret = vfio_msix_setup(vdev, pos, errp);
2016        break;
2017    case PCI_CAP_ID_PM:
2018        vfio_check_pm_reset(vdev, pos);
2019        vdev->pm_cap = pos;
2020        ret = pci_add_capability(pdev, cap_id, pos, size, errp);
2021        break;
2022    case PCI_CAP_ID_AF:
2023        vfio_check_af_flr(vdev, pos);
2024        ret = pci_add_capability(pdev, cap_id, pos, size, errp);
2025        break;
2026    default:
2027        ret = pci_add_capability(pdev, cap_id, pos, size, errp);
2028        break;
2029    }
2030
2031    if (ret < 0) {
2032        error_prepend(errp,
2033                      "failed to add PCI capability 0x%x[0x%x]@0x%x: ",
2034                      cap_id, size, pos);
2035        return ret;
2036    }
2037
2038    return 0;
2039}
2040
2041static void vfio_add_ext_cap(VFIOPCIDevice *vdev)
2042{
2043    PCIDevice *pdev = &vdev->pdev;
2044    uint32_t header;
2045    uint16_t cap_id, next, size;
2046    uint8_t cap_ver;
2047    uint8_t *config;
2048
2049    /* Only add extended caps if we have them and the guest can see them */
2050    if (!pci_is_express(pdev) || !pci_bus_is_express(pci_get_bus(pdev)) ||
2051        !pci_get_long(pdev->config + PCI_CONFIG_SPACE_SIZE)) {
2052        return;
2053    }
2054
2055    /*
2056     * pcie_add_capability always inserts the new capability at the tail
2057     * of the chain.  Therefore to end up with a chain that matches the
2058     * physical device, we cache the config space to avoid overwriting
2059     * the original config space when we parse the extended capabilities.
2060     */
2061    config = g_memdup(pdev->config, vdev->config_size);
2062
2063    /*
2064     * Extended capabilities are chained with each pointing to the next, so we
2065     * can drop anything other than the head of the chain simply by modifying
2066     * the previous next pointer.  Seed the head of the chain here such that
2067     * we can simply skip any capabilities we want to drop below, regardless
2068     * of their position in the chain.  If this stub capability still exists
2069     * after we add the capabilities we want to expose, update the capability
2070     * ID to zero.  Note that we cannot seed with the capability header being
2071     * zero as this conflicts with definition of an absent capability chain
2072     * and prevents capabilities beyond the head of the list from being added.
2073     * By replacing the dummy capability ID with zero after walking the device
2074     * chain, we also transparently mark extended capabilities as absent if
2075     * no capabilities were added.  Note that the PCIe spec defines an absence
2076     * of extended capabilities to be determined by a value of zero for the
2077     * capability ID, version, AND next pointer.  A non-zero next pointer
2078     * should be sufficient to indicate additional capabilities are present,
2079     * which will occur if we call pcie_add_capability() below.  The entire
2080     * first dword is emulated to support this.
2081     *
2082     * NB. The kernel side does similar masking, so be prepared that our
2083     * view of the device may also contain a capability ID zero in the head
2084     * of the chain.  Skip it for the same reason that we cannot seed the
2085     * chain with a zero capability.
2086     */
2087    pci_set_long(pdev->config + PCI_CONFIG_SPACE_SIZE,
2088                 PCI_EXT_CAP(0xFFFF, 0, 0));
2089    pci_set_long(pdev->wmask + PCI_CONFIG_SPACE_SIZE, 0);
2090    pci_set_long(vdev->emulated_config_bits + PCI_CONFIG_SPACE_SIZE, ~0);
2091
2092    for (next = PCI_CONFIG_SPACE_SIZE; next;
2093         next = PCI_EXT_CAP_NEXT(pci_get_long(config + next))) {
2094        header = pci_get_long(config + next);
2095        cap_id = PCI_EXT_CAP_ID(header);
2096        cap_ver = PCI_EXT_CAP_VER(header);
2097
2098        /*
2099         * If it becomes important to configure extended capabilities to their
2100         * actual size, use this as the default when it's something we don't
2101         * recognize. Since QEMU doesn't actually handle many of the config
2102         * accesses, exact size doesn't seem worthwhile.
2103         */
2104        size = vfio_ext_cap_max_size(config, next);
2105
2106        /* Use emulated next pointer to allow dropping extended caps */
2107        pci_long_test_and_set_mask(vdev->emulated_config_bits + next,
2108                                   PCI_EXT_CAP_NEXT_MASK);
2109
2110        switch (cap_id) {
2111        case 0: /* kernel masked capability */
2112        case PCI_EXT_CAP_ID_SRIOV: /* Read-only VF BARs confuse OVMF */
2113        case PCI_EXT_CAP_ID_ARI: /* XXX Needs next function virtualization */
2114            trace_vfio_add_ext_cap_dropped(vdev->vbasedev.name, cap_id, next);
2115            break;
2116        default:
2117            pcie_add_capability(pdev, cap_id, cap_ver, next, size);
2118        }
2119
2120    }
2121
2122    /* Cleanup chain head ID if necessary */
2123    if (pci_get_word(pdev->config + PCI_CONFIG_SPACE_SIZE) == 0xFFFF) {
2124        pci_set_word(pdev->config + PCI_CONFIG_SPACE_SIZE, 0);
2125    }
2126
2127    g_free(config);
2128    return;
2129}
2130
2131static int vfio_add_capabilities(VFIOPCIDevice *vdev, Error **errp)
2132{
2133    PCIDevice *pdev = &vdev->pdev;
2134    int ret;
2135
2136    if (!(pdev->config[PCI_STATUS] & PCI_STATUS_CAP_LIST) ||
2137        !pdev->config[PCI_CAPABILITY_LIST]) {
2138        return 0; /* Nothing to add */
2139    }
2140
2141    ret = vfio_add_std_cap(vdev, pdev->config[PCI_CAPABILITY_LIST], errp);
2142    if (ret) {
2143        return ret;
2144    }
2145
2146    vfio_add_ext_cap(vdev);
2147    return 0;
2148}
2149
2150static void vfio_pci_pre_reset(VFIOPCIDevice *vdev)
2151{
2152    PCIDevice *pdev = &vdev->pdev;
2153    uint16_t cmd;
2154
2155    vfio_disable_interrupts(vdev);
2156
2157    /* Make sure the device is in D0 */
2158    if (vdev->pm_cap) {
2159        uint16_t pmcsr;
2160        uint8_t state;
2161
2162        pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2163        state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2164        if (state) {
2165            pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
2166            vfio_pci_write_config(pdev, vdev->pm_cap + PCI_PM_CTRL, pmcsr, 2);
2167            /* vfio handles the necessary delay here */
2168            pmcsr = vfio_pci_read_config(pdev, vdev->pm_cap + PCI_PM_CTRL, 2);
2169            state = pmcsr & PCI_PM_CTRL_STATE_MASK;
2170            if (state) {
2171                error_report("vfio: Unable to power on device, stuck in D%d",
2172                             state);
2173            }
2174        }
2175    }
2176
2177    /*
2178     * Stop any ongoing DMA by disconecting I/O, MMIO, and bus master.
2179     * Also put INTx Disable in known state.
2180     */
2181    cmd = vfio_pci_read_config(pdev, PCI_COMMAND, 2);
2182    cmd &= ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER |
2183             PCI_COMMAND_INTX_DISABLE);
2184    vfio_pci_write_config(pdev, PCI_COMMAND, cmd, 2);
2185}
2186
2187static void vfio_pci_post_reset(VFIOPCIDevice *vdev)
2188{
2189    Error *err = NULL;
2190    int nr;
2191
2192    vfio_intx_enable(vdev, &err);
2193    if (err) {
2194        error_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2195    }
2196
2197    for (nr = 0; nr < PCI_NUM_REGIONS - 1; ++nr) {
2198        off_t addr = vdev->config_offset + PCI_BASE_ADDRESS_0 + (4 * nr);
2199        uint32_t val = 0;
2200        uint32_t len = sizeof(val);
2201
2202        if (pwrite(vdev->vbasedev.fd, &val, len, addr) != len) {
2203            error_report("%s(%s) reset bar %d failed: %m", __func__,
2204                         vdev->vbasedev.name, nr);
2205        }
2206    }
2207
2208    vfio_quirk_reset(vdev);
2209}
2210
2211static bool vfio_pci_host_match(PCIHostDeviceAddress *addr, const char *name)
2212{
2213    char tmp[13];
2214
2215    sprintf(tmp, "%04x:%02x:%02x.%1x", addr->domain,
2216            addr->bus, addr->slot, addr->function);
2217
2218    return (strcmp(tmp, name) == 0);
2219}
2220
2221static int vfio_pci_hot_reset(VFIOPCIDevice *vdev, bool single)
2222{
2223    VFIOGroup *group;
2224    struct vfio_pci_hot_reset_info *info;
2225    struct vfio_pci_dependent_device *devices;
2226    struct vfio_pci_hot_reset *reset;
2227    int32_t *fds;
2228    int ret, i, count;
2229    bool multi = false;
2230
2231    trace_vfio_pci_hot_reset(vdev->vbasedev.name, single ? "one" : "multi");
2232
2233    if (!single) {
2234        vfio_pci_pre_reset(vdev);
2235    }
2236    vdev->vbasedev.needs_reset = false;
2237
2238    info = g_malloc0(sizeof(*info));
2239    info->argsz = sizeof(*info);
2240
2241    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2242    if (ret && errno != ENOSPC) {
2243        ret = -errno;
2244        if (!vdev->has_pm_reset) {
2245            error_report("vfio: Cannot reset device %s, "
2246                         "no available reset mechanism.", vdev->vbasedev.name);
2247        }
2248        goto out_single;
2249    }
2250
2251    count = info->count;
2252    info = g_realloc(info, sizeof(*info) + (count * sizeof(*devices)));
2253    info->argsz = sizeof(*info) + (count * sizeof(*devices));
2254    devices = &info->devices[0];
2255
2256    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_PCI_HOT_RESET_INFO, info);
2257    if (ret) {
2258        ret = -errno;
2259        error_report("vfio: hot reset info failed: %m");
2260        goto out_single;
2261    }
2262
2263    trace_vfio_pci_hot_reset_has_dep_devices(vdev->vbasedev.name);
2264
2265    /* Verify that we have all the groups required */
2266    for (i = 0; i < info->count; i++) {
2267        PCIHostDeviceAddress host;
2268        VFIOPCIDevice *tmp;
2269        VFIODevice *vbasedev_iter;
2270
2271        host.domain = devices[i].segment;
2272        host.bus = devices[i].bus;
2273        host.slot = PCI_SLOT(devices[i].devfn);
2274        host.function = PCI_FUNC(devices[i].devfn);
2275
2276        trace_vfio_pci_hot_reset_dep_devices(host.domain,
2277                host.bus, host.slot, host.function, devices[i].group_id);
2278
2279        if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
2280            continue;
2281        }
2282
2283        QLIST_FOREACH(group, &vfio_group_list, next) {
2284            if (group->groupid == devices[i].group_id) {
2285                break;
2286            }
2287        }
2288
2289        if (!group) {
2290            if (!vdev->has_pm_reset) {
2291                error_report("vfio: Cannot reset device %s, "
2292                             "depends on group %d which is not owned.",
2293                             vdev->vbasedev.name, devices[i].group_id);
2294            }
2295            ret = -EPERM;
2296            goto out;
2297        }
2298
2299        /* Prep dependent devices for reset and clear our marker. */
2300        QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2301            if (!vbasedev_iter->dev->realized ||
2302                vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2303                continue;
2304            }
2305            tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
2306            if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
2307                if (single) {
2308                    ret = -EINVAL;
2309                    goto out_single;
2310                }
2311                vfio_pci_pre_reset(tmp);
2312                tmp->vbasedev.needs_reset = false;
2313                multi = true;
2314                break;
2315            }
2316        }
2317    }
2318
2319    if (!single && !multi) {
2320        ret = -EINVAL;
2321        goto out_single;
2322    }
2323
2324    /* Determine how many group fds need to be passed */
2325    count = 0;
2326    QLIST_FOREACH(group, &vfio_group_list, next) {
2327        for (i = 0; i < info->count; i++) {
2328            if (group->groupid == devices[i].group_id) {
2329                count++;
2330                break;
2331            }
2332        }
2333    }
2334
2335    reset = g_malloc0(sizeof(*reset) + (count * sizeof(*fds)));
2336    reset->argsz = sizeof(*reset) + (count * sizeof(*fds));
2337    fds = &reset->group_fds[0];
2338
2339    /* Fill in group fds */
2340    QLIST_FOREACH(group, &vfio_group_list, next) {
2341        for (i = 0; i < info->count; i++) {
2342            if (group->groupid == devices[i].group_id) {
2343                fds[reset->count++] = group->fd;
2344                break;
2345            }
2346        }
2347    }
2348
2349    /* Bus reset! */
2350    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_PCI_HOT_RESET, reset);
2351    g_free(reset);
2352
2353    trace_vfio_pci_hot_reset_result(vdev->vbasedev.name,
2354                                    ret ? "%m" : "Success");
2355
2356out:
2357    /* Re-enable INTx on affected devices */
2358    for (i = 0; i < info->count; i++) {
2359        PCIHostDeviceAddress host;
2360        VFIOPCIDevice *tmp;
2361        VFIODevice *vbasedev_iter;
2362
2363        host.domain = devices[i].segment;
2364        host.bus = devices[i].bus;
2365        host.slot = PCI_SLOT(devices[i].devfn);
2366        host.function = PCI_FUNC(devices[i].devfn);
2367
2368        if (vfio_pci_host_match(&host, vdev->vbasedev.name)) {
2369            continue;
2370        }
2371
2372        QLIST_FOREACH(group, &vfio_group_list, next) {
2373            if (group->groupid == devices[i].group_id) {
2374                break;
2375            }
2376        }
2377
2378        if (!group) {
2379            break;
2380        }
2381
2382        QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2383            if (!vbasedev_iter->dev->realized ||
2384                vbasedev_iter->type != VFIO_DEVICE_TYPE_PCI) {
2385                continue;
2386            }
2387            tmp = container_of(vbasedev_iter, VFIOPCIDevice, vbasedev);
2388            if (vfio_pci_host_match(&host, tmp->vbasedev.name)) {
2389                vfio_pci_post_reset(tmp);
2390                break;
2391            }
2392        }
2393    }
2394out_single:
2395    if (!single) {
2396        vfio_pci_post_reset(vdev);
2397    }
2398    g_free(info);
2399
2400    return ret;
2401}
2402
2403/*
2404 * We want to differentiate hot reset of mulitple in-use devices vs hot reset
2405 * of a single in-use device.  VFIO_DEVICE_RESET will already handle the case
2406 * of doing hot resets when there is only a single device per bus.  The in-use
2407 * here refers to how many VFIODevices are affected.  A hot reset that affects
2408 * multiple devices, but only a single in-use device, means that we can call
2409 * it from our bus ->reset() callback since the extent is effectively a single
2410 * device.  This allows us to make use of it in the hotplug path.  When there
2411 * are multiple in-use devices, we can only trigger the hot reset during a
2412 * system reset and thus from our reset handler.  We separate _one vs _multi
2413 * here so that we don't overlap and do a double reset on the system reset
2414 * path where both our reset handler and ->reset() callback are used.  Calling
2415 * _one() will only do a hot reset for the one in-use devices case, calling
2416 * _multi() will do nothing if a _one() would have been sufficient.
2417 */
2418static int vfio_pci_hot_reset_one(VFIOPCIDevice *vdev)
2419{
2420    return vfio_pci_hot_reset(vdev, true);
2421}
2422
2423static int vfio_pci_hot_reset_multi(VFIODevice *vbasedev)
2424{
2425    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2426    return vfio_pci_hot_reset(vdev, false);
2427}
2428
2429static void vfio_pci_compute_needs_reset(VFIODevice *vbasedev)
2430{
2431    VFIOPCIDevice *vdev = container_of(vbasedev, VFIOPCIDevice, vbasedev);
2432    if (!vbasedev->reset_works || (!vdev->has_flr && vdev->has_pm_reset)) {
2433        vbasedev->needs_reset = true;
2434    }
2435}
2436
2437static VFIODeviceOps vfio_pci_ops = {
2438    .vfio_compute_needs_reset = vfio_pci_compute_needs_reset,
2439    .vfio_hot_reset_multi = vfio_pci_hot_reset_multi,
2440    .vfio_eoi = vfio_intx_eoi,
2441};
2442
2443int vfio_populate_vga(VFIOPCIDevice *vdev, Error **errp)
2444{
2445    VFIODevice *vbasedev = &vdev->vbasedev;
2446    struct vfio_region_info *reg_info;
2447    int ret;
2448
2449    ret = vfio_get_region_info(vbasedev, VFIO_PCI_VGA_REGION_INDEX, &reg_info);
2450    if (ret) {
2451        error_setg_errno(errp, -ret,
2452                         "failed getting region info for VGA region index %d",
2453                         VFIO_PCI_VGA_REGION_INDEX);
2454        return ret;
2455    }
2456
2457    if (!(reg_info->flags & VFIO_REGION_INFO_FLAG_READ) ||
2458        !(reg_info->flags & VFIO_REGION_INFO_FLAG_WRITE) ||
2459        reg_info->size < 0xbffff + 1) {
2460        error_setg(errp, "unexpected VGA info, flags 0x%lx, size 0x%lx",
2461                   (unsigned long)reg_info->flags,
2462                   (unsigned long)reg_info->size);
2463        g_free(reg_info);
2464        return -EINVAL;
2465    }
2466
2467    vdev->vga = g_new0(VFIOVGA, 1);
2468
2469    vdev->vga->fd_offset = reg_info->offset;
2470    vdev->vga->fd = vdev->vbasedev.fd;
2471
2472    g_free(reg_info);
2473
2474    vdev->vga->region[QEMU_PCI_VGA_MEM].offset = QEMU_PCI_VGA_MEM_BASE;
2475    vdev->vga->region[QEMU_PCI_VGA_MEM].nr = QEMU_PCI_VGA_MEM;
2476    QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_MEM].quirks);
2477
2478    memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2479                          OBJECT(vdev), &vfio_vga_ops,
2480                          &vdev->vga->region[QEMU_PCI_VGA_MEM],
2481                          "vfio-vga-mmio@0xa0000",
2482                          QEMU_PCI_VGA_MEM_SIZE);
2483
2484    vdev->vga->region[QEMU_PCI_VGA_IO_LO].offset = QEMU_PCI_VGA_IO_LO_BASE;
2485    vdev->vga->region[QEMU_PCI_VGA_IO_LO].nr = QEMU_PCI_VGA_IO_LO;
2486    QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].quirks);
2487
2488    memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2489                          OBJECT(vdev), &vfio_vga_ops,
2490                          &vdev->vga->region[QEMU_PCI_VGA_IO_LO],
2491                          "vfio-vga-io@0x3b0",
2492                          QEMU_PCI_VGA_IO_LO_SIZE);
2493
2494    vdev->vga->region[QEMU_PCI_VGA_IO_HI].offset = QEMU_PCI_VGA_IO_HI_BASE;
2495    vdev->vga->region[QEMU_PCI_VGA_IO_HI].nr = QEMU_PCI_VGA_IO_HI;
2496    QLIST_INIT(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].quirks);
2497
2498    memory_region_init_io(&vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem,
2499                          OBJECT(vdev), &vfio_vga_ops,
2500                          &vdev->vga->region[QEMU_PCI_VGA_IO_HI],
2501                          "vfio-vga-io@0x3c0",
2502                          QEMU_PCI_VGA_IO_HI_SIZE);
2503
2504    pci_register_vga(&vdev->pdev, &vdev->vga->region[QEMU_PCI_VGA_MEM].mem,
2505                     &vdev->vga->region[QEMU_PCI_VGA_IO_LO].mem,
2506                     &vdev->vga->region[QEMU_PCI_VGA_IO_HI].mem);
2507
2508    return 0;
2509}
2510
2511static void vfio_populate_device(VFIOPCIDevice *vdev, Error **errp)
2512{
2513    VFIODevice *vbasedev = &vdev->vbasedev;
2514    struct vfio_region_info *reg_info;
2515    struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info) };
2516    int i, ret = -1;
2517
2518    /* Sanity check device */
2519    if (!(vbasedev->flags & VFIO_DEVICE_FLAGS_PCI)) {
2520        error_setg(errp, "this isn't a PCI device");
2521        return;
2522    }
2523
2524    if (vbasedev->num_regions < VFIO_PCI_CONFIG_REGION_INDEX + 1) {
2525        error_setg(errp, "unexpected number of io regions %u",
2526                   vbasedev->num_regions);
2527        return;
2528    }
2529
2530    if (vbasedev->num_irqs < VFIO_PCI_MSIX_IRQ_INDEX + 1) {
2531        error_setg(errp, "unexpected number of irqs %u", vbasedev->num_irqs);
2532        return;
2533    }
2534
2535    for (i = VFIO_PCI_BAR0_REGION_INDEX; i < VFIO_PCI_ROM_REGION_INDEX; i++) {
2536        char *name = g_strdup_printf("%s BAR %d", vbasedev->name, i);
2537
2538        ret = vfio_region_setup(OBJECT(vdev), vbasedev,
2539                                &vdev->bars[i].region, i, name);
2540        g_free(name);
2541
2542        if (ret) {
2543            error_setg_errno(errp, -ret, "failed to get region %d info", i);
2544            return;
2545        }
2546
2547        QLIST_INIT(&vdev->bars[i].quirks);
2548    }
2549
2550    ret = vfio_get_region_info(vbasedev,
2551                               VFIO_PCI_CONFIG_REGION_INDEX, &reg_info);
2552    if (ret) {
2553        error_setg_errno(errp, -ret, "failed to get config info");
2554        return;
2555    }
2556
2557    trace_vfio_populate_device_config(vdev->vbasedev.name,
2558                                      (unsigned long)reg_info->size,
2559                                      (unsigned long)reg_info->offset,
2560                                      (unsigned long)reg_info->flags);
2561
2562    vdev->config_size = reg_info->size;
2563    if (vdev->config_size == PCI_CONFIG_SPACE_SIZE) {
2564        vdev->pdev.cap_present &= ~QEMU_PCI_CAP_EXPRESS;
2565    }
2566    vdev->config_offset = reg_info->offset;
2567
2568    g_free(reg_info);
2569
2570    if (vdev->features & VFIO_FEATURE_ENABLE_VGA) {
2571        ret = vfio_populate_vga(vdev, errp);
2572        if (ret) {
2573            error_append_hint(errp, "device does not support "
2574                              "requested feature x-vga\n");
2575            return;
2576        }
2577    }
2578
2579    irq_info.index = VFIO_PCI_ERR_IRQ_INDEX;
2580
2581    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_GET_IRQ_INFO, &irq_info);
2582    if (ret) {
2583        /* This can fail for an old kernel or legacy PCI dev */
2584        trace_vfio_populate_device_get_irq_info_failure(strerror(errno));
2585    } else if (irq_info.count == 1) {
2586        vdev->pci_aer = true;
2587    } else {
2588        warn_report(VFIO_MSG_PREFIX
2589                    "Could not enable error recovery for the device",
2590                    vbasedev->name);
2591    }
2592}
2593
2594static void vfio_put_device(VFIOPCIDevice *vdev)
2595{
2596    g_free(vdev->vbasedev.name);
2597    g_free(vdev->msix);
2598
2599    vfio_put_base_device(&vdev->vbasedev);
2600}
2601
2602static void vfio_err_notifier_handler(void *opaque)
2603{
2604    VFIOPCIDevice *vdev = opaque;
2605
2606    if (!event_notifier_test_and_clear(&vdev->err_notifier)) {
2607        return;
2608    }
2609
2610    /*
2611     * TBD. Retrieve the error details and decide what action
2612     * needs to be taken. One of the actions could be to pass
2613     * the error to the guest and have the guest driver recover
2614     * from the error. This requires that PCIe capabilities be
2615     * exposed to the guest. For now, we just terminate the
2616     * guest to contain the error.
2617     */
2618
2619    error_report("%s(%s) Unrecoverable error detected. Please collect any data possible and then kill the guest", __func__, vdev->vbasedev.name);
2620
2621    vm_stop(RUN_STATE_INTERNAL_ERROR);
2622}
2623
2624/*
2625 * Registers error notifier for devices supporting error recovery.
2626 * If we encounter a failure in this function, we report an error
2627 * and continue after disabling error recovery support for the
2628 * device.
2629 */
2630static void vfio_register_err_notifier(VFIOPCIDevice *vdev)
2631{
2632    int ret;
2633    int argsz;
2634    struct vfio_irq_set *irq_set;
2635    int32_t *pfd;
2636
2637    if (!vdev->pci_aer) {
2638        return;
2639    }
2640
2641    if (event_notifier_init(&vdev->err_notifier, 0)) {
2642        error_report("vfio: Unable to init event notifier for error detection");
2643        vdev->pci_aer = false;
2644        return;
2645    }
2646
2647    argsz = sizeof(*irq_set) + sizeof(*pfd);
2648
2649    irq_set = g_malloc0(argsz);
2650    irq_set->argsz = argsz;
2651    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2652                     VFIO_IRQ_SET_ACTION_TRIGGER;
2653    irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2654    irq_set->start = 0;
2655    irq_set->count = 1;
2656    pfd = (int32_t *)&irq_set->data;
2657
2658    *pfd = event_notifier_get_fd(&vdev->err_notifier);
2659    qemu_set_fd_handler(*pfd, vfio_err_notifier_handler, NULL, vdev);
2660
2661    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
2662    if (ret) {
2663        error_report("vfio: Failed to set up error notification");
2664        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2665        event_notifier_cleanup(&vdev->err_notifier);
2666        vdev->pci_aer = false;
2667    }
2668    g_free(irq_set);
2669}
2670
2671static void vfio_unregister_err_notifier(VFIOPCIDevice *vdev)
2672{
2673    int argsz;
2674    struct vfio_irq_set *irq_set;
2675    int32_t *pfd;
2676    int ret;
2677
2678    if (!vdev->pci_aer) {
2679        return;
2680    }
2681
2682    argsz = sizeof(*irq_set) + sizeof(*pfd);
2683
2684    irq_set = g_malloc0(argsz);
2685    irq_set->argsz = argsz;
2686    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2687                     VFIO_IRQ_SET_ACTION_TRIGGER;
2688    irq_set->index = VFIO_PCI_ERR_IRQ_INDEX;
2689    irq_set->start = 0;
2690    irq_set->count = 1;
2691    pfd = (int32_t *)&irq_set->data;
2692    *pfd = -1;
2693
2694    ret = ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set);
2695    if (ret) {
2696        error_report("vfio: Failed to de-assign error fd: %m");
2697    }
2698    g_free(irq_set);
2699    qemu_set_fd_handler(event_notifier_get_fd(&vdev->err_notifier),
2700                        NULL, NULL, vdev);
2701    event_notifier_cleanup(&vdev->err_notifier);
2702}
2703
2704static void vfio_req_notifier_handler(void *opaque)
2705{
2706    VFIOPCIDevice *vdev = opaque;
2707    Error *err = NULL;
2708
2709    if (!event_notifier_test_and_clear(&vdev->req_notifier)) {
2710        return;
2711    }
2712
2713    qdev_unplug(&vdev->pdev.qdev, &err);
2714    if (err) {
2715        warn_reportf_err(err, VFIO_MSG_PREFIX, vdev->vbasedev.name);
2716    }
2717}
2718
2719static void vfio_register_req_notifier(VFIOPCIDevice *vdev)
2720{
2721    struct vfio_irq_info irq_info = { .argsz = sizeof(irq_info),
2722                                      .index = VFIO_PCI_REQ_IRQ_INDEX };
2723    int argsz;
2724    struct vfio_irq_set *irq_set;
2725    int32_t *pfd;
2726
2727    if (!(vdev->features & VFIO_FEATURE_ENABLE_REQ)) {
2728        return;
2729    }
2730
2731    if (ioctl(vdev->vbasedev.fd,
2732              VFIO_DEVICE_GET_IRQ_INFO, &irq_info) < 0 || irq_info.count < 1) {
2733        return;
2734    }
2735
2736    if (event_notifier_init(&vdev->req_notifier, 0)) {
2737        error_report("vfio: Unable to init event notifier for device request");
2738        return;
2739    }
2740
2741    argsz = sizeof(*irq_set) + sizeof(*pfd);
2742
2743    irq_set = g_malloc0(argsz);
2744    irq_set->argsz = argsz;
2745    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2746                     VFIO_IRQ_SET_ACTION_TRIGGER;
2747    irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2748    irq_set->start = 0;
2749    irq_set->count = 1;
2750    pfd = (int32_t *)&irq_set->data;
2751
2752    *pfd = event_notifier_get_fd(&vdev->req_notifier);
2753    qemu_set_fd_handler(*pfd, vfio_req_notifier_handler, NULL, vdev);
2754
2755    if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2756        error_report("vfio: Failed to set up device request notification");
2757        qemu_set_fd_handler(*pfd, NULL, NULL, vdev);
2758        event_notifier_cleanup(&vdev->req_notifier);
2759    } else {
2760        vdev->req_enabled = true;
2761    }
2762
2763    g_free(irq_set);
2764}
2765
2766static void vfio_unregister_req_notifier(VFIOPCIDevice *vdev)
2767{
2768    int argsz;
2769    struct vfio_irq_set *irq_set;
2770    int32_t *pfd;
2771
2772    if (!vdev->req_enabled) {
2773        return;
2774    }
2775
2776    argsz = sizeof(*irq_set) + sizeof(*pfd);
2777
2778    irq_set = g_malloc0(argsz);
2779    irq_set->argsz = argsz;
2780    irq_set->flags = VFIO_IRQ_SET_DATA_EVENTFD |
2781                     VFIO_IRQ_SET_ACTION_TRIGGER;
2782    irq_set->index = VFIO_PCI_REQ_IRQ_INDEX;
2783    irq_set->start = 0;
2784    irq_set->count = 1;
2785    pfd = (int32_t *)&irq_set->data;
2786    *pfd = -1;
2787
2788    if (ioctl(vdev->vbasedev.fd, VFIO_DEVICE_SET_IRQS, irq_set)) {
2789        error_report("vfio: Failed to de-assign device request fd: %m");
2790    }
2791    g_free(irq_set);
2792    qemu_set_fd_handler(event_notifier_get_fd(&vdev->req_notifier),
2793                        NULL, NULL, vdev);
2794    event_notifier_cleanup(&vdev->req_notifier);
2795
2796    vdev->req_enabled = false;
2797}
2798
2799static void vfio_realize(PCIDevice *pdev, Error **errp)
2800{
2801    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
2802    VFIODevice *vbasedev_iter;
2803    VFIOGroup *group;
2804    char *tmp, *subsys, group_path[PATH_MAX], *group_name;
2805    Error *err = NULL;
2806    ssize_t len;
2807    struct stat st;
2808    int groupid;
2809    int i, ret;
2810    bool is_mdev;
2811
2812    if (!vdev->vbasedev.sysfsdev) {
2813        if (!(~vdev->host.domain || ~vdev->host.bus ||
2814              ~vdev->host.slot || ~vdev->host.function)) {
2815            error_setg(errp, "No provided host device");
2816            error_append_hint(errp, "Use -device vfio-pci,host=DDDD:BB:DD.F "
2817                              "or -device vfio-pci,sysfsdev=PATH_TO_DEVICE\n");
2818            return;
2819        }
2820        vdev->vbasedev.sysfsdev =
2821            g_strdup_printf("/sys/bus/pci/devices/%04x:%02x:%02x.%01x",
2822                            vdev->host.domain, vdev->host.bus,
2823                            vdev->host.slot, vdev->host.function);
2824    }
2825
2826    if (stat(vdev->vbasedev.sysfsdev, &st) < 0) {
2827        error_setg_errno(errp, errno, "no such host device");
2828        error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.sysfsdev);
2829        return;
2830    }
2831
2832    vdev->vbasedev.name = g_path_get_basename(vdev->vbasedev.sysfsdev);
2833    vdev->vbasedev.ops = &vfio_pci_ops;
2834    vdev->vbasedev.type = VFIO_DEVICE_TYPE_PCI;
2835    vdev->vbasedev.dev = &vdev->pdev.qdev;
2836
2837    tmp = g_strdup_printf("%s/iommu_group", vdev->vbasedev.sysfsdev);
2838    len = readlink(tmp, group_path, sizeof(group_path));
2839    g_free(tmp);
2840
2841    if (len <= 0 || len >= sizeof(group_path)) {
2842        error_setg_errno(errp, len < 0 ? errno : ENAMETOOLONG,
2843                         "no iommu_group found");
2844        goto error;
2845    }
2846
2847    group_path[len] = 0;
2848
2849    group_name = basename(group_path);
2850    if (sscanf(group_name, "%d", &groupid) != 1) {
2851        error_setg_errno(errp, errno, "failed to read %s", group_path);
2852        goto error;
2853    }
2854
2855    trace_vfio_realize(vdev->vbasedev.name, groupid);
2856
2857    group = vfio_get_group(groupid, pci_device_iommu_address_space(pdev), errp);
2858    if (!group) {
2859        goto error;
2860    }
2861
2862    QLIST_FOREACH(vbasedev_iter, &group->device_list, next) {
2863        if (strcmp(vbasedev_iter->name, vdev->vbasedev.name) == 0) {
2864            error_setg(errp, "device is already attached");
2865            vfio_put_group(group);
2866            goto error;
2867        }
2868    }
2869
2870    /*
2871     * Mediated devices *might* operate compatibly with memory ballooning, but
2872     * we cannot know for certain, it depends on whether the mdev vendor driver
2873     * stays in sync with the active working set of the guest driver.  Prevent
2874     * the x-balloon-allowed option unless this is minimally an mdev device.
2875     */
2876    tmp = g_strdup_printf("%s/subsystem", vdev->vbasedev.sysfsdev);
2877    subsys = realpath(tmp, NULL);
2878    g_free(tmp);
2879    is_mdev = subsys && (strcmp(subsys, "/sys/bus/mdev") == 0);
2880    free(subsys);
2881
2882    trace_vfio_mdev(vdev->vbasedev.name, is_mdev);
2883
2884    if (vdev->vbasedev.balloon_allowed && !is_mdev) {
2885        error_setg(errp, "x-balloon-allowed only potentially compatible "
2886                   "with mdev devices");
2887        vfio_put_group(group);
2888        goto error;
2889    }
2890
2891    ret = vfio_get_device(group, vdev->vbasedev.name, &vdev->vbasedev, errp);
2892    if (ret) {
2893        vfio_put_group(group);
2894        goto error;
2895    }
2896
2897    vfio_populate_device(vdev, &err);
2898    if (err) {
2899        error_propagate(errp, err);
2900        goto error;
2901    }
2902
2903    /* Get a copy of config space */
2904    ret = pread(vdev->vbasedev.fd, vdev->pdev.config,
2905                MIN(pci_config_size(&vdev->pdev), vdev->config_size),
2906                vdev->config_offset);
2907    if (ret < (int)MIN(pci_config_size(&vdev->pdev), vdev->config_size)) {
2908        ret = ret < 0 ? -errno : -EFAULT;
2909        error_setg_errno(errp, -ret, "failed to read device config space");
2910        goto error;
2911    }
2912
2913    /* vfio emulates a lot for us, but some bits need extra love */
2914    vdev->emulated_config_bits = g_malloc0(vdev->config_size);
2915
2916    /* QEMU can choose to expose the ROM or not */
2917    memset(vdev->emulated_config_bits + PCI_ROM_ADDRESS, 0xff, 4);
2918    /* QEMU can also add or extend BARs */
2919    memset(vdev->emulated_config_bits + PCI_BASE_ADDRESS_0, 0xff, 6 * 4);
2920
2921    /*
2922     * The PCI spec reserves vendor ID 0xffff as an invalid value.  The
2923     * device ID is managed by the vendor and need only be a 16-bit value.
2924     * Allow any 16-bit value for subsystem so they can be hidden or changed.
2925     */
2926    if (vdev->vendor_id != PCI_ANY_ID) {
2927        if (vdev->vendor_id >= 0xffff) {
2928            error_setg(errp, "invalid PCI vendor ID provided");
2929            goto error;
2930        }
2931        vfio_add_emulated_word(vdev, PCI_VENDOR_ID, vdev->vendor_id, ~0);
2932        trace_vfio_pci_emulated_vendor_id(vdev->vbasedev.name, vdev->vendor_id);
2933    } else {
2934        vdev->vendor_id = pci_get_word(pdev->config + PCI_VENDOR_ID);
2935    }
2936
2937    if (vdev->device_id != PCI_ANY_ID) {
2938        if (vdev->device_id > 0xffff) {
2939            error_setg(errp, "invalid PCI device ID provided");
2940            goto error;
2941        }
2942        vfio_add_emulated_word(vdev, PCI_DEVICE_ID, vdev->device_id, ~0);
2943        trace_vfio_pci_emulated_device_id(vdev->vbasedev.name, vdev->device_id);
2944    } else {
2945        vdev->device_id = pci_get_word(pdev->config + PCI_DEVICE_ID);
2946    }
2947
2948    if (vdev->sub_vendor_id != PCI_ANY_ID) {
2949        if (vdev->sub_vendor_id > 0xffff) {
2950            error_setg(errp, "invalid PCI subsystem vendor ID provided");
2951            goto error;
2952        }
2953        vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_VENDOR_ID,
2954                               vdev->sub_vendor_id, ~0);
2955        trace_vfio_pci_emulated_sub_vendor_id(vdev->vbasedev.name,
2956                                              vdev->sub_vendor_id);
2957    }
2958
2959    if (vdev->sub_device_id != PCI_ANY_ID) {
2960        if (vdev->sub_device_id > 0xffff) {
2961            error_setg(errp, "invalid PCI subsystem device ID provided");
2962            goto error;
2963        }
2964        vfio_add_emulated_word(vdev, PCI_SUBSYSTEM_ID, vdev->sub_device_id, ~0);
2965        trace_vfio_pci_emulated_sub_device_id(vdev->vbasedev.name,
2966                                              vdev->sub_device_id);
2967    }
2968
2969    /* QEMU can change multi-function devices to single function, or reverse */
2970    vdev->emulated_config_bits[PCI_HEADER_TYPE] =
2971                                              PCI_HEADER_TYPE_MULTI_FUNCTION;
2972
2973    /* Restore or clear multifunction, this is always controlled by QEMU */
2974    if (vdev->pdev.cap_present & QEMU_PCI_CAP_MULTIFUNCTION) {
2975        vdev->pdev.config[PCI_HEADER_TYPE] |= PCI_HEADER_TYPE_MULTI_FUNCTION;
2976    } else {
2977        vdev->pdev.config[PCI_HEADER_TYPE] &= ~PCI_HEADER_TYPE_MULTI_FUNCTION;
2978    }
2979
2980    /*
2981     * Clear host resource mapping info.  If we choose not to register a
2982     * BAR, such as might be the case with the option ROM, we can get
2983     * confusing, unwritable, residual addresses from the host here.
2984     */
2985    memset(&vdev->pdev.config[PCI_BASE_ADDRESS_0], 0, 24);
2986    memset(&vdev->pdev.config[PCI_ROM_ADDRESS], 0, 4);
2987
2988    vfio_pci_size_rom(vdev);
2989
2990    vfio_bars_prepare(vdev);
2991
2992    vfio_msix_early_setup(vdev, &err);
2993    if (err) {
2994        error_propagate(errp, err);
2995        goto error;
2996    }
2997
2998    vfio_bars_register(vdev);
2999
3000    ret = vfio_add_capabilities(vdev, errp);
3001    if (ret) {
3002        goto out_teardown;
3003    }
3004
3005    if (vdev->vga) {
3006        vfio_vga_quirk_setup(vdev);
3007    }
3008
3009    for (i = 0; i < PCI_ROM_SLOT; i++) {
3010        vfio_bar_quirk_setup(vdev, i);
3011    }
3012
3013    if (!vdev->igd_opregion &&
3014        vdev->features & VFIO_FEATURE_ENABLE_IGD_OPREGION) {
3015        struct vfio_region_info *opregion;
3016
3017        if (vdev->pdev.qdev.hotplugged) {
3018            error_setg(errp,
3019                       "cannot support IGD OpRegion feature on hotplugged "
3020                       "device");
3021            goto out_teardown;
3022        }
3023
3024        ret = vfio_get_dev_region_info(&vdev->vbasedev,
3025                        VFIO_REGION_TYPE_PCI_VENDOR_TYPE | PCI_VENDOR_ID_INTEL,
3026                        VFIO_REGION_SUBTYPE_INTEL_IGD_OPREGION, &opregion);
3027        if (ret) {
3028            error_setg_errno(errp, -ret,
3029                             "does not support requested IGD OpRegion feature");
3030            goto out_teardown;
3031        }
3032
3033        ret = vfio_pci_igd_opregion_init(vdev, opregion, errp);
3034        g_free(opregion);
3035        if (ret) {
3036            goto out_teardown;
3037        }
3038    }
3039
3040    /* QEMU emulates all of MSI & MSIX */
3041    if (pdev->cap_present & QEMU_PCI_CAP_MSIX) {
3042        memset(vdev->emulated_config_bits + pdev->msix_cap, 0xff,
3043               MSIX_CAP_LENGTH);
3044    }
3045
3046    if (pdev->cap_present & QEMU_PCI_CAP_MSI) {
3047        memset(vdev->emulated_config_bits + pdev->msi_cap, 0xff,
3048               vdev->msi_cap_size);
3049    }
3050
3051    if (vfio_pci_read_config(&vdev->pdev, PCI_INTERRUPT_PIN, 1)) {
3052        vdev->intx.mmap_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL,
3053                                                  vfio_intx_mmap_enable, vdev);
3054        pci_device_set_intx_routing_notifier(&vdev->pdev, vfio_intx_update);
3055        ret = vfio_intx_enable(vdev, errp);
3056        if (ret) {
3057            goto out_teardown;
3058        }
3059    }
3060
3061    if (vdev->display != ON_OFF_AUTO_OFF) {
3062        ret = vfio_display_probe(vdev, errp);
3063        if (ret) {
3064            goto out_teardown;
3065        }
3066    }
3067    if (vdev->enable_ramfb && vdev->dpy == NULL) {
3068        error_setg(errp, "ramfb=on requires display=on");
3069        goto out_teardown;
3070    }
3071    if (vdev->display_xres || vdev->display_yres) {
3072        if (vdev->dpy == NULL) {
3073            error_setg(errp, "xres and yres properties require display=on");
3074            goto out_teardown;
3075        }
3076        if (vdev->dpy->edid_regs == NULL) {
3077            error_setg(errp, "xres and yres properties need edid support");
3078            goto out_teardown;
3079        }
3080    }
3081
3082    vfio_register_err_notifier(vdev);
3083    vfio_register_req_notifier(vdev);
3084    vfio_setup_resetfn_quirk(vdev);
3085
3086    return;
3087
3088out_teardown:
3089    pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3090    vfio_teardown_msi(vdev);
3091    vfio_bars_exit(vdev);
3092error:
3093    error_prepend(errp, VFIO_MSG_PREFIX, vdev->vbasedev.name);
3094}
3095
3096static void vfio_instance_finalize(Object *obj)
3097{
3098    VFIOPCIDevice *vdev = PCI_VFIO(obj);
3099    VFIOGroup *group = vdev->vbasedev.group;
3100
3101    vfio_display_finalize(vdev);
3102    vfio_bars_finalize(vdev);
3103    g_free(vdev->emulated_config_bits);
3104    g_free(vdev->rom);
3105    /*
3106     * XXX Leaking igd_opregion is not an oversight, we can't remove the
3107     * fw_cfg entry therefore leaking this allocation seems like the safest
3108     * option.
3109     *
3110     * g_free(vdev->igd_opregion);
3111     */
3112    vfio_put_device(vdev);
3113    vfio_put_group(group);
3114}
3115
3116static void vfio_exitfn(PCIDevice *pdev)
3117{
3118    VFIOPCIDevice *vdev = PCI_VFIO(pdev);
3119
3120    vfio_unregister_req_notifier(vdev);
3121    vfio_unregister_err_notifier(vdev);
3122    pci_device_set_intx_routing_notifier(&vdev->pdev, NULL);
3123    vfio_disable_interrupts(vdev);
3124    if (vdev->intx.mmap_timer) {
3125        timer_free(vdev->intx.mmap_timer);
3126    }
3127    vfio_teardown_msi(vdev);
3128    vfio_bars_exit(vdev);
3129}
3130
3131static void vfio_pci_reset(DeviceState *dev)
3132{
3133    VFIOPCIDevice *vdev = PCI_VFIO(dev);
3134
3135    trace_vfio_pci_reset(vdev->vbasedev.name);
3136
3137    vfio_pci_pre_reset(vdev);
3138
3139    if (vdev->display != ON_OFF_AUTO_OFF) {
3140        vfio_display_reset(vdev);
3141    }
3142
3143    if (vdev->resetfn && !vdev->resetfn(vdev)) {
3144        goto post_reset;
3145    }
3146
3147    if (vdev->vbasedev.reset_works &&
3148        (vdev->has_flr || !vdev->has_pm_reset) &&
3149        !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3150        trace_vfio_pci_reset_flr(vdev->vbasedev.name);
3151        goto post_reset;
3152    }
3153
3154    /* See if we can do our own bus reset */
3155    if (!vfio_pci_hot_reset_one(vdev)) {
3156        goto post_reset;
3157    }
3158
3159    /* If nothing else works and the device supports PM reset, use it */
3160    if (vdev->vbasedev.reset_works && vdev->has_pm_reset &&
3161        !ioctl(vdev->vbasedev.fd, VFIO_DEVICE_RESET)) {
3162        trace_vfio_pci_reset_pm(vdev->vbasedev.name);
3163        goto post_reset;
3164    }
3165
3166post_reset:
3167    vfio_pci_post_reset(vdev);
3168}
3169
3170static void vfio_instance_init(Object *obj)
3171{
3172    PCIDevice *pci_dev = PCI_DEVICE(obj);
3173    VFIOPCIDevice *vdev = PCI_VFIO(obj);
3174
3175    device_add_bootindex_property(obj, &vdev->bootindex,
3176                                  "bootindex", NULL,
3177                                  &pci_dev->qdev, NULL);
3178    vdev->host.domain = ~0U;
3179    vdev->host.bus = ~0U;
3180    vdev->host.slot = ~0U;
3181    vdev->host.function = ~0U;
3182
3183    vdev->nv_gpudirect_clique = 0xFF;
3184
3185    /* QEMU_PCI_CAP_EXPRESS initialization does not depend on QEMU command
3186     * line, therefore, no need to wait to realize like other devices */
3187    pci_dev->cap_present |= QEMU_PCI_CAP_EXPRESS;
3188}
3189
3190static Property vfio_pci_dev_properties[] = {
3191    DEFINE_PROP_PCI_HOST_DEVADDR("host", VFIOPCIDevice, host),
3192    DEFINE_PROP_STRING("sysfsdev", VFIOPCIDevice, vbasedev.sysfsdev),
3193    DEFINE_PROP_ON_OFF_AUTO("display", VFIOPCIDevice,
3194                            display, ON_OFF_AUTO_OFF),
3195    DEFINE_PROP_UINT32("xres", VFIOPCIDevice, display_xres, 0),
3196    DEFINE_PROP_UINT32("yres", VFIOPCIDevice, display_yres, 0),
3197    DEFINE_PROP_UINT32("x-intx-mmap-timeout-ms", VFIOPCIDevice,
3198                       intx.mmap_timeout, 1100),
3199    DEFINE_PROP_BIT("x-vga", VFIOPCIDevice, features,
3200                    VFIO_FEATURE_ENABLE_VGA_BIT, false),
3201    DEFINE_PROP_BIT("x-req", VFIOPCIDevice, features,
3202                    VFIO_FEATURE_ENABLE_REQ_BIT, true),
3203    DEFINE_PROP_BIT("x-igd-opregion", VFIOPCIDevice, features,
3204                    VFIO_FEATURE_ENABLE_IGD_OPREGION_BIT, false),
3205    DEFINE_PROP_BOOL("x-no-mmap", VFIOPCIDevice, vbasedev.no_mmap, false),
3206    DEFINE_PROP_BOOL("x-balloon-allowed", VFIOPCIDevice,
3207                     vbasedev.balloon_allowed, false),
3208    DEFINE_PROP_BOOL("x-no-kvm-intx", VFIOPCIDevice, no_kvm_intx, false),
3209    DEFINE_PROP_BOOL("x-no-kvm-msi", VFIOPCIDevice, no_kvm_msi, false),
3210    DEFINE_PROP_BOOL("x-no-kvm-msix", VFIOPCIDevice, no_kvm_msix, false),
3211    DEFINE_PROP_BOOL("x-no-geforce-quirks", VFIOPCIDevice,
3212                     no_geforce_quirks, false),
3213    DEFINE_PROP_BOOL("x-no-kvm-ioeventfd", VFIOPCIDevice, no_kvm_ioeventfd,
3214                     false),
3215    DEFINE_PROP_BOOL("x-no-vfio-ioeventfd", VFIOPCIDevice, no_vfio_ioeventfd,
3216                     false),
3217    DEFINE_PROP_UINT32("x-pci-vendor-id", VFIOPCIDevice, vendor_id, PCI_ANY_ID),
3218    DEFINE_PROP_UINT32("x-pci-device-id", VFIOPCIDevice, device_id, PCI_ANY_ID),
3219    DEFINE_PROP_UINT32("x-pci-sub-vendor-id", VFIOPCIDevice,
3220                       sub_vendor_id, PCI_ANY_ID),
3221    DEFINE_PROP_UINT32("x-pci-sub-device-id", VFIOPCIDevice,
3222                       sub_device_id, PCI_ANY_ID),
3223    DEFINE_PROP_UINT32("x-igd-gms", VFIOPCIDevice, igd_gms, 0),
3224    DEFINE_PROP_UNSIGNED_NODEFAULT("x-nv-gpudirect-clique", VFIOPCIDevice,
3225                                   nv_gpudirect_clique,
3226                                   qdev_prop_nv_gpudirect_clique, uint8_t),
3227    DEFINE_PROP_OFF_AUTO_PCIBAR("x-msix-relocation", VFIOPCIDevice, msix_relo,
3228                                OFF_AUTOPCIBAR_OFF),
3229    /*
3230     * TODO - support passed fds... is this necessary?
3231     * DEFINE_PROP_STRING("vfiofd", VFIOPCIDevice, vfiofd_name),
3232     * DEFINE_PROP_STRING("vfiogroupfd, VFIOPCIDevice, vfiogroupfd_name),
3233     */
3234    DEFINE_PROP_END_OF_LIST(),
3235};
3236
3237static const VMStateDescription vfio_pci_vmstate = {
3238    .name = "vfio-pci",
3239    .unmigratable = 1,
3240};
3241
3242static void vfio_pci_dev_class_init(ObjectClass *klass, void *data)
3243{
3244    DeviceClass *dc = DEVICE_CLASS(klass);
3245    PCIDeviceClass *pdc = PCI_DEVICE_CLASS(klass);
3246
3247    dc->reset = vfio_pci_reset;
3248    dc->props = vfio_pci_dev_properties;
3249    dc->vmsd = &vfio_pci_vmstate;
3250    dc->desc = "VFIO-based PCI device assignment";
3251    set_bit(DEVICE_CATEGORY_MISC, dc->categories);
3252    pdc->realize = vfio_realize;
3253    pdc->exit = vfio_exitfn;
3254    pdc->config_read = vfio_pci_read_config;
3255    pdc->config_write = vfio_pci_write_config;
3256}
3257
3258static const TypeInfo vfio_pci_dev_info = {
3259    .name = TYPE_VFIO_PCI,
3260    .parent = TYPE_PCI_DEVICE,
3261    .instance_size = sizeof(VFIOPCIDevice),
3262    .class_init = vfio_pci_dev_class_init,
3263    .instance_init = vfio_instance_init,
3264    .instance_finalize = vfio_instance_finalize,
3265    .interfaces = (InterfaceInfo[]) {
3266        { INTERFACE_PCIE_DEVICE },
3267        { INTERFACE_CONVENTIONAL_PCI_DEVICE },
3268        { }
3269    },
3270};
3271
3272static Property vfio_pci_dev_nohotplug_properties[] = {
3273    DEFINE_PROP_BOOL("ramfb", VFIOPCIDevice, enable_ramfb, false),
3274    DEFINE_PROP_END_OF_LIST(),
3275};
3276
3277static void vfio_pci_nohotplug_dev_class_init(ObjectClass *klass, void *data)
3278{
3279    DeviceClass *dc = DEVICE_CLASS(klass);
3280
3281    dc->props = vfio_pci_dev_nohotplug_properties;
3282    dc->hotpluggable = false;
3283}
3284
3285static const TypeInfo vfio_pci_nohotplug_dev_info = {
3286    .name = "vfio-pci-nohotplug",
3287    .parent = "vfio-pci",
3288    .instance_size = sizeof(VFIOPCIDevice),
3289    .class_init = vfio_pci_nohotplug_dev_class_init,
3290};
3291
3292static void register_vfio_pci_dev_type(void)
3293{
3294    type_register_static(&vfio_pci_dev_info);
3295    type_register_static(&vfio_pci_nohotplug_dev_info);
3296}
3297
3298type_init(register_vfio_pci_dev_type)
3299