1\xD0 \xFE\xED&\xFE8`(\x9E(xlnx,microblaze&edk131memory@50000000,memory8Paliases</axi@0/axi-ethernet@82780000F/axi@0/serial@83e00000chosenN console=ttyS0,115200 W/axi@0/serial@83e00000cpusicpu@0o\xEB\xC2xlnx,microblaze-8.10.aP\x90_\xFF\xFF\xFF\xA1 \xB3,cpu\xC0P\xD1_\xFF\xFF\xFF\xE2 \xF4µblaze,8.10.a8\xEB\xC2'<Qe\x83\x98\xA3\xAE\xB9 \xC8\xDD\xF5"?Uj~\x98\xAC\xBF\xD7\xEF /virtex6;Ob\xEB\xC2l \x92\xA1\xAC\xB7\xC2\xDA\xF1$9Mau \x8Fmicroblaze_0\x9D\xAF\xC6\xD9\xEC)?Zu\x8D\x9F\xA8\xB7\xC6\xD5\xDE\xF7!>N[l\x80\x9C\xA9\xB9\xC9\xDC\xE9\xFCaxi@0(xlnx,axi-interconnect-1.02.asimple-bus*axi-ethernet@8278000012xlnx,axi-ethernet-2.01.axlnx,axi-ethernet-1.00.a,networkEVa 25"s8\x82x~\x87\x94\xA4\xB6\xC40B00001\xD1\xDD\xE8\xF9 %1<M]nmdiophy@7marvell,88e1111 ,ethernet-phy8x~axi-dma@84600000xlnx,axi-dma-3.00.aEV8\x84`\x86\xE2/virtex6\x9D\xAF\xC5\xD7\xED 0 K i ~x~serial@83e00000o\xF5\xE1=xlnx,axi-uart16550-1.01.axlnx,xps-uart16550-2.00.ans16550a \x98%\x80,serialEV8\x83\xE0 \xA6 \xB1 \xBB}x@/virtex6 \xD4 \xEB 3 4 5&system-timer@83c00000o\xF5\xE1,xlnx,axi-timer-1.01.axlnx,xps-timer-1.00.aEV8\x83\xC0 6: /virtex6 7K 8\ 9m 10\x81 11\x93interrupt-controller@81800000 12\xA5*xlnx,axi-intc-1.01.axlnx,xps-intc-1.00.a 13\xB68\x81\x80 14\xCB 15\xDDx~flash@86000000 16\xF2xlnx,axi-emc-1.01.acfi-flash8\x86 17\xFD'/virtex66Xz\x9C\xB8\xCB\xDA\xEA\xF9 (7 GZq\x88\x9F\xB6\xC8 \xE2 \xFC AXI4LITE , F `axi4 x \x8F \xA6 \xBD \xD4\xFB\xD0 \xE8:\x98 \xFC:\x98:\x98$\xFB\xD08:\x98L:\x98`:\x98t\x88\xB8\x88X\x9CX\xB0X\xC4X\xD8X\xECXX\x88\xB8(<Pda\xA8za\xA8\x90a\xA8\xA6a\xA8\xBC2\xC8\xCE:\x98\xE0:\x98\xF2:\x98p.\xE0(.\xE0:.\xE0L.\xE0_.\xE0r.\xE0\x85.\xE0partition@0x00000000\x98fpga8partition@0x00100000\x98boot8partition@0x00140000\x98bootenv8partition@0x00160000\x98config8partition@0x00180000\x98image8\xA0partition@0x00b80000\x98spare8\xB8 #address-cells#size-cellscompatiblemodeldevice_typeregethernet0serial0bootargslinux,stdout-path#cpusclock-frequencyd-cache-baseaddrd-cache-highaddrd-cache-line-sized-cache-sizei-cache-baseaddri-cache-highaddri-cache-line-sizei-cache-sizetimebase-frequencyxlnx,addr-tag-bitsxlnx,allow-dcache-wrxlnx,allow-icache-wrxlnx,area-optimizedxlnx,branch-target-cache-sizexlnx,cache-byte-sizexlnx,d-axixlnx,d-lmbxlnx,d-plbxlnx,data-sizexlnx,dcache-addr-tagxlnx,dcache-always-usedxlnx,dcache-byte-sizexlnx,dcache-data-widthxlnx,dcache-force-tag-lutramxlnx,dcache-interfacexlnx,dcache-line-lenxlnx,dcache-use-fslxlnx,dcache-use-writebackxlnx,dcache-victimsxlnx,debug-enabledxlnx,div-zero-exceptionxlnx,dynamic-bus-sizingxlnx,ecc-use-ce-exceptionxlnx,edge-is-positivexlnx,endiannessxlnx,familyxlnx,fault-tolerantxlnx,fpu-exceptionxlnx,freqxlnx,fsl-data-sizexlnx,fsl-exceptionxlnx,fsl-linksxlnx,i-axixlnx,i-lmbxlnx,i-plbxlnx,icache-always-usedxlnx,icache-data-widthxlnx,icache-force-tag-lutramxlnx,icache-interfacexlnx,icache-line-lenxlnx,icache-streamsxlnx,icache-use-fslxlnx,icache-victimsxlnx,ill-opcode-exceptionxlnx,instancexlnx,interconnectxlnx,interrupt-is-edgexlnx,mmu-dtlb-sizexlnx,mmu-itlb-sizexlnx,mmu-privileged-instrxlnx,mmu-tlb-accessxlnx,mmu-zonesxlnx,number-of-pc-brkxlnx,number-of-rd-addr-brkxlnx,number-of-wr-addr-brkxlnx,opcode-0x0-illegalxlnx,optimizationxlnx,pvrxlnx,pvr-user1xlnx,pvr-user2xlnx,reset-msrxlnx,scoxlnx,stream-interconnectxlnx,unaligned-exceptionsxlnx,use-barrelxlnx,use-branch-target-cachexlnx,use-dcachexlnx,use-divxlnx,use-ext-brkxlnx,use-ext-nm-brkxlnx,use-extended-fsl-instrxlnx,use-fpuxlnx,use-hw-mulxlnx,use-icachexlnx,use-interruptxlnx,use-mmuxlnx,use-msr-instrxlnx,use-pcmp-instrxlnx,use-stack-protectionrangesaxistream-connectedinterrupt-parentinterruptslocal-mac-addressphy-handlexlnx,avbxlnx,halfdupxlnx,include-ioxlnx,mcast-extendxlnx,phy-typexlnx,phyaddrxlnx,rxcsumxlnx,rxmemxlnx,rxvlan-strpxlnx,rxvlan-tagxlnx,rxvlan-tranxlnx,statsxlnx,txcsumxlnx,txmemxlnx,txvlan-strpxlnx,txvlan-tagxlnx,txvlan-tranxlnx,typelinux,phandlexlnx,dlytmr-resolutionxlnx,include-mm2sxlnx,include-mm2s-drexlnx,include-s2mmxlnx,include-s2mm-drexlnx,mm2s-burst-sizexlnx,prmry-is-aclk-asyncxlnx,s2mm-burst-sizexlnx,sg-include-desc-queuexlnx,sg-include-stscntrl-strmxlnx,sg-length-widthxlnx,sg-use-stsapp-lengthcurrent-speedreg-offsetreg-shiftxlnx,external-xin-clk-hzxlnx,has-external-rclkxlnx,has-external-xinxlnx,is-a-16550xlnx,use-modem-portsxlnx,use-user-portsxlnx,count-widthxlnx,gen0-assertxlnx,gen1-assertxlnx,one-timer-onlyxlnx,trig0-assertxlnx,trig1-assert#interrupt-cellsinterrupt-controllerxlnx,kind-of-intrxlnx,num-intr-inputsbank-widthxlnx,axi-clk-period-psxlnx,include-datawidth-matching-0xlnx,include-datawidth-matching-1xlnx,include-datawidth-matching-2xlnx,include-datawidth-matching-3xlnx,include-negedge-ioregsxlnx,max-mem-widthxlnx,mem0-typexlnx,mem0-widthxlnx,mem1-typexlnx,mem1-widthxlnx,mem2-typexlnx,mem2-widthxlnx,mem3-typexlnx,mem3-widthxlnx,num-banks-memxlnx,parity-type-mem-0xlnx,parity-type-mem-1xlnx,parity-type-mem-2xlnx,parity-type-mem-3xlnx,s-axi-en-regxlnx,s-axi-mem-addr-widthxlnx,s-axi-mem-data-widthxlnx,s-axi-mem-id-widthxlnx,s-axi-mem-protocolxlnx,s-axi-reg-addr-widthxlnx,s-axi-reg-data-widthxlnx,s-axi-reg-protocolxlnx,synch-pipedelay-0xlnx,synch-pipedelay-1xlnx,synch-pipedelay-2xlnx,synch-pipedelay-3xlnx,tavdv-ps-mem-0xlnx,tavdv-ps-mem-1xlnx,tavdv-ps-mem-2xlnx,tavdv-ps-mem-3xlnx,tcedv-ps-mem-0xlnx,tcedv-ps-mem-1xlnx,tcedv-ps-mem-2xlnx,tcedv-ps-mem-3xlnx,thzce-ps-mem-0xlnx,thzce-ps-mem-1xlnx,thzce-ps-mem-2xlnx,thzce-ps-mem-3xlnx,thzoe-ps-mem-0xlnx,thzoe-ps-mem-1xlnx,thzoe-ps-mem-2xlnx,thzoe-ps-mem-3xlnx,tlzwe-ps-mem-0xlnx,tlzwe-ps-mem-1xlnx,tlzwe-ps-mem-2xlnx,tlzwe-ps-mem-3xlnx,tpacc-ps-flash-0xlnx,tpacc-ps-flash-1xlnx,tpacc-ps-flash-2xlnx,tpacc-ps-flash-3xlnx,twc-ps-mem-0xlnx,twc-ps-mem-1xlnx,twc-ps-mem-2xlnx,twc-ps-mem-3xlnx,twp-ps-mem-0xlnx,twp-ps-mem-1xlnx,twp-ps-mem-2xlnx,twp-ps-mem-3xlnx,twph-ps-mem-0xlnx,twph-ps-mem-1xlnx,twph-ps-mem-2xlnx,twph-ps-mem-3label