qemu/hw/scsi/esp.c
<<
>>
Prefs
   1/*
   2 * QEMU ESP/NCR53C9x emulation
   3 *
   4 * Copyright (c) 2005-2006 Fabrice Bellard
   5 * Copyright (c) 2012 Herve Poussineau
   6 *
   7 * Permission is hereby granted, free of charge, to any person obtaining a copy
   8 * of this software and associated documentation files (the "Software"), to deal
   9 * in the Software without restriction, including without limitation the rights
  10 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
  11 * copies of the Software, and to permit persons to whom the Software is
  12 * furnished to do so, subject to the following conditions:
  13 *
  14 * The above copyright notice and this permission notice shall be included in
  15 * all copies or substantial portions of the Software.
  16 *
  17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
  23 * THE SOFTWARE.
  24 */
  25
  26#include "qemu/osdep.h"
  27#include "hw/sysbus.h"
  28#include "hw/scsi/esp.h"
  29#include "trace.h"
  30#include "qapi/error.h"
  31#include "qemu/log.h"
  32
  33/*
  34 * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O),
  35 * also produced as NCR89C100. See
  36 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
  37 * and
  38 * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
  39 */
  40
  41static void esp_raise_irq(ESPState *s)
  42{
  43    if (!(s->rregs[ESP_RSTAT] & STAT_INT)) {
  44        s->rregs[ESP_RSTAT] |= STAT_INT;
  45        qemu_irq_raise(s->irq);
  46        trace_esp_raise_irq();
  47    }
  48}
  49
  50static void esp_lower_irq(ESPState *s)
  51{
  52    if (s->rregs[ESP_RSTAT] & STAT_INT) {
  53        s->rregs[ESP_RSTAT] &= ~STAT_INT;
  54        qemu_irq_lower(s->irq);
  55        trace_esp_lower_irq();
  56    }
  57}
  58
  59void esp_dma_enable(ESPState *s, int irq, int level)
  60{
  61    if (level) {
  62        s->dma_enabled = 1;
  63        trace_esp_dma_enable();
  64        if (s->dma_cb) {
  65            s->dma_cb(s);
  66            s->dma_cb = NULL;
  67        }
  68    } else {
  69        trace_esp_dma_disable();
  70        s->dma_enabled = 0;
  71    }
  72}
  73
  74void esp_request_cancelled(SCSIRequest *req)
  75{
  76    ESPState *s = req->hba_private;
  77
  78    if (req == s->current_req) {
  79        scsi_req_unref(s->current_req);
  80        s->current_req = NULL;
  81        s->current_dev = NULL;
  82    }
  83}
  84
  85static uint32_t get_cmd(ESPState *s, uint8_t *buf, uint8_t buflen)
  86{
  87    uint32_t dmalen;
  88    int target;
  89
  90    target = s->wregs[ESP_WBUSID] & BUSID_DID;
  91    if (s->dma) {
  92        dmalen = s->rregs[ESP_TCLO];
  93        dmalen |= s->rregs[ESP_TCMID] << 8;
  94        dmalen |= s->rregs[ESP_TCHI] << 16;
  95        if (dmalen > buflen) {
  96            return 0;
  97        }
  98        s->dma_memory_read(s->dma_opaque, buf, dmalen);
  99    } else {
 100        dmalen = s->ti_size;
 101        memcpy(buf, s->ti_buf, dmalen);
 102        buf[0] = buf[2] >> 5;
 103    }
 104    trace_esp_get_cmd(dmalen, target);
 105
 106    s->ti_size = 0;
 107    s->ti_rptr = 0;
 108    s->ti_wptr = 0;
 109
 110    if (s->current_req) {
 111        /* Started a new command before the old one finished.  Cancel it.  */
 112        scsi_req_cancel(s->current_req);
 113        s->async_len = 0;
 114    }
 115
 116    s->current_dev = scsi_device_find(&s->bus, 0, target, 0);
 117    if (!s->current_dev) {
 118        // No such drive
 119        s->rregs[ESP_RSTAT] = 0;
 120        s->rregs[ESP_RINTR] = INTR_DC;
 121        s->rregs[ESP_RSEQ] = SEQ_0;
 122        esp_raise_irq(s);
 123        return 0;
 124    }
 125    return dmalen;
 126}
 127
 128static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid)
 129{
 130    int32_t datalen;
 131    int lun;
 132    SCSIDevice *current_lun;
 133
 134    trace_esp_do_busid_cmd(busid);
 135    lun = busid & 7;
 136    current_lun = scsi_device_find(&s->bus, 0, s->current_dev->id, lun);
 137    s->current_req = scsi_req_new(current_lun, 0, lun, buf, s);
 138    datalen = scsi_req_enqueue(s->current_req);
 139    s->ti_size = datalen;
 140    if (datalen != 0) {
 141        s->rregs[ESP_RSTAT] = STAT_TC;
 142        s->dma_left = 0;
 143        s->dma_counter = 0;
 144        if (datalen > 0) {
 145            s->rregs[ESP_RSTAT] |= STAT_DI;
 146        } else {
 147            s->rregs[ESP_RSTAT] |= STAT_DO;
 148        }
 149        scsi_req_continue(s->current_req);
 150    }
 151    s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
 152    s->rregs[ESP_RSEQ] = SEQ_CD;
 153    esp_raise_irq(s);
 154}
 155
 156static void do_cmd(ESPState *s, uint8_t *buf)
 157{
 158    uint8_t busid = buf[0];
 159
 160    do_busid_cmd(s, &buf[1], busid);
 161}
 162
 163static void handle_satn(ESPState *s)
 164{
 165    uint8_t buf[32];
 166    int len;
 167
 168    if (s->dma && !s->dma_enabled) {
 169        s->dma_cb = handle_satn;
 170        return;
 171    }
 172    len = get_cmd(s, buf, sizeof(buf));
 173    if (len)
 174        do_cmd(s, buf);
 175}
 176
 177static void handle_s_without_atn(ESPState *s)
 178{
 179    uint8_t buf[32];
 180    int len;
 181
 182    if (s->dma && !s->dma_enabled) {
 183        s->dma_cb = handle_s_without_atn;
 184        return;
 185    }
 186    len = get_cmd(s, buf, sizeof(buf));
 187    if (len) {
 188        do_busid_cmd(s, buf, 0);
 189    }
 190}
 191
 192static void handle_satn_stop(ESPState *s)
 193{
 194    if (s->dma && !s->dma_enabled) {
 195        s->dma_cb = handle_satn_stop;
 196        return;
 197    }
 198    s->cmdlen = get_cmd(s, s->cmdbuf, sizeof(s->cmdbuf));
 199    if (s->cmdlen) {
 200        trace_esp_handle_satn_stop(s->cmdlen);
 201        s->do_cmd = 1;
 202        s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD;
 203        s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
 204        s->rregs[ESP_RSEQ] = SEQ_CD;
 205        esp_raise_irq(s);
 206    }
 207}
 208
 209static void write_response(ESPState *s)
 210{
 211    trace_esp_write_response(s->status);
 212    s->ti_buf[0] = s->status;
 213    s->ti_buf[1] = 0;
 214    if (s->dma) {
 215        s->dma_memory_write(s->dma_opaque, s->ti_buf, 2);
 216        s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST;
 217        s->rregs[ESP_RINTR] = INTR_BS | INTR_FC;
 218        s->rregs[ESP_RSEQ] = SEQ_CD;
 219    } else {
 220        s->ti_size = 2;
 221        s->ti_rptr = 0;
 222        s->ti_wptr = 0;
 223        s->rregs[ESP_RFLAGS] = 2;
 224    }
 225    esp_raise_irq(s);
 226}
 227
 228static void esp_dma_done(ESPState *s)
 229{
 230    s->rregs[ESP_RSTAT] |= STAT_TC;
 231    s->rregs[ESP_RINTR] = INTR_BS;
 232    s->rregs[ESP_RSEQ] = 0;
 233    s->rregs[ESP_RFLAGS] = 0;
 234    s->rregs[ESP_TCLO] = 0;
 235    s->rregs[ESP_TCMID] = 0;
 236    s->rregs[ESP_TCHI] = 0;
 237    esp_raise_irq(s);
 238}
 239
 240static void esp_do_dma(ESPState *s)
 241{
 242    uint32_t len;
 243    int to_device;
 244
 245    to_device = (s->ti_size < 0);
 246    len = s->dma_left;
 247    if (s->do_cmd) {
 248        trace_esp_do_dma(s->cmdlen, len);
 249        s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len);
 250        s->ti_size = 0;
 251        s->cmdlen = 0;
 252        s->do_cmd = 0;
 253        do_cmd(s, s->cmdbuf);
 254        return;
 255    }
 256    if (s->async_len == 0) {
 257        /* Defer until data is available.  */
 258        return;
 259    }
 260    if (len > s->async_len) {
 261        len = s->async_len;
 262    }
 263    if (to_device) {
 264        s->dma_memory_read(s->dma_opaque, s->async_buf, len);
 265    } else {
 266        s->dma_memory_write(s->dma_opaque, s->async_buf, len);
 267    }
 268    s->dma_left -= len;
 269    s->async_buf += len;
 270    s->async_len -= len;
 271    if (to_device)
 272        s->ti_size += len;
 273    else
 274        s->ti_size -= len;
 275    if (s->async_len == 0) {
 276        scsi_req_continue(s->current_req);
 277        /* If there is still data to be read from the device then
 278           complete the DMA operation immediately.  Otherwise defer
 279           until the scsi layer has completed.  */
 280        if (to_device || s->dma_left != 0 || s->ti_size == 0) {
 281            return;
 282        }
 283    }
 284
 285    /* Partially filled a scsi buffer. Complete immediately.  */
 286    esp_dma_done(s);
 287}
 288
 289void esp_command_complete(SCSIRequest *req, uint32_t status,
 290                                 size_t resid)
 291{
 292    ESPState *s = req->hba_private;
 293
 294    trace_esp_command_complete();
 295    if (s->ti_size != 0) {
 296        trace_esp_command_complete_unexpected();
 297    }
 298    s->ti_size = 0;
 299    s->dma_left = 0;
 300    s->async_len = 0;
 301    if (status) {
 302        trace_esp_command_complete_fail();
 303    }
 304    s->status = status;
 305    s->rregs[ESP_RSTAT] = STAT_ST;
 306    esp_dma_done(s);
 307    if (s->current_req) {
 308        scsi_req_unref(s->current_req);
 309        s->current_req = NULL;
 310        s->current_dev = NULL;
 311    }
 312}
 313
 314void esp_transfer_data(SCSIRequest *req, uint32_t len)
 315{
 316    ESPState *s = req->hba_private;
 317
 318    trace_esp_transfer_data(s->dma_left, s->ti_size);
 319    s->async_len = len;
 320    s->async_buf = scsi_req_get_buf(req);
 321    if (s->dma_left) {
 322        esp_do_dma(s);
 323    } else if (s->dma_counter != 0 && s->ti_size <= 0) {
 324        /* If this was the last part of a DMA transfer then the
 325           completion interrupt is deferred to here.  */
 326        esp_dma_done(s);
 327    }
 328}
 329
 330static void handle_ti(ESPState *s)
 331{
 332    uint32_t dmalen, minlen;
 333
 334    if (s->dma && !s->dma_enabled) {
 335        s->dma_cb = handle_ti;
 336        return;
 337    }
 338
 339    dmalen = s->rregs[ESP_TCLO];
 340    dmalen |= s->rregs[ESP_TCMID] << 8;
 341    dmalen |= s->rregs[ESP_TCHI] << 16;
 342    if (dmalen==0) {
 343      dmalen=0x10000;
 344    }
 345    s->dma_counter = dmalen;
 346
 347    if (s->do_cmd)
 348        minlen = (dmalen < 32) ? dmalen : 32;
 349    else if (s->ti_size < 0)
 350        minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size;
 351    else
 352        minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size;
 353    trace_esp_handle_ti(minlen);
 354    if (s->dma) {
 355        s->dma_left = minlen;
 356        s->rregs[ESP_RSTAT] &= ~STAT_TC;
 357        esp_do_dma(s);
 358    } else if (s->do_cmd) {
 359        trace_esp_handle_ti_cmd(s->cmdlen);
 360        s->ti_size = 0;
 361        s->cmdlen = 0;
 362        s->do_cmd = 0;
 363        do_cmd(s, s->cmdbuf);
 364        return;
 365    }
 366}
 367
 368void esp_hard_reset(ESPState *s)
 369{
 370    memset(s->rregs, 0, ESP_REGS);
 371    memset(s->wregs, 0, ESP_REGS);
 372    s->tchi_written = 0;
 373    s->ti_size = 0;
 374    s->ti_rptr = 0;
 375    s->ti_wptr = 0;
 376    s->dma = 0;
 377    s->do_cmd = 0;
 378    s->dma_cb = NULL;
 379
 380    s->rregs[ESP_CFG1] = 7;
 381}
 382
 383static void esp_soft_reset(ESPState *s)
 384{
 385    qemu_irq_lower(s->irq);
 386    esp_hard_reset(s);
 387}
 388
 389static void parent_esp_reset(ESPState *s, int irq, int level)
 390{
 391    if (level) {
 392        esp_soft_reset(s);
 393    }
 394}
 395
 396uint64_t esp_reg_read(ESPState *s, uint32_t saddr)
 397{
 398    uint32_t old_val;
 399
 400    trace_esp_mem_readb(saddr, s->rregs[saddr]);
 401    switch (saddr) {
 402    case ESP_FIFO:
 403        if (s->ti_size > 0) {
 404            s->ti_size--;
 405            if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) {
 406                /* Data out.  */
 407                qemu_log_mask(LOG_UNIMP,
 408                              "esp: PIO data read not implemented\n");
 409                s->rregs[ESP_FIFO] = 0;
 410            } else {
 411                s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++];
 412            }
 413            esp_raise_irq(s);
 414        }
 415        if (s->ti_size == 0) {
 416            s->ti_rptr = 0;
 417            s->ti_wptr = 0;
 418        }
 419        break;
 420    case ESP_RINTR:
 421        /* Clear sequence step, interrupt register and all status bits
 422           except TC */
 423        old_val = s->rregs[ESP_RINTR];
 424        s->rregs[ESP_RINTR] = 0;
 425        s->rregs[ESP_RSTAT] &= ~STAT_TC;
 426        s->rregs[ESP_RSEQ] = SEQ_CD;
 427        esp_lower_irq(s);
 428
 429        return old_val;
 430    case ESP_TCHI:
 431        /* Return the unique id if the value has never been written */
 432        if (!s->tchi_written) {
 433            return s->chip_id;
 434        }
 435    default:
 436        break;
 437    }
 438    return s->rregs[saddr];
 439}
 440
 441void esp_reg_write(ESPState *s, uint32_t saddr, uint64_t val)
 442{
 443    trace_esp_mem_writeb(saddr, s->wregs[saddr], val);
 444    switch (saddr) {
 445    case ESP_TCHI:
 446        s->tchi_written = true;
 447        /* fall through */
 448    case ESP_TCLO:
 449    case ESP_TCMID:
 450        s->rregs[ESP_RSTAT] &= ~STAT_TC;
 451        break;
 452    case ESP_FIFO:
 453        if (s->do_cmd) {
 454            if (s->cmdlen < TI_BUFSZ) {
 455                s->cmdbuf[s->cmdlen++] = val & 0xff;
 456            } else {
 457                trace_esp_error_fifo_overrun();
 458            }
 459        } else if (s->ti_size == TI_BUFSZ - 1) {
 460            trace_esp_error_fifo_overrun();
 461        } else {
 462            s->ti_size++;
 463            s->ti_buf[s->ti_wptr++] = val & 0xff;
 464        }
 465        break;
 466    case ESP_CMD:
 467        s->rregs[saddr] = val;
 468        if (val & CMD_DMA) {
 469            s->dma = 1;
 470            /* Reload DMA counter.  */
 471            s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO];
 472            s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID];
 473            s->rregs[ESP_TCHI] = s->wregs[ESP_TCHI];
 474        } else {
 475            s->dma = 0;
 476        }
 477        switch(val & CMD_CMD) {
 478        case CMD_NOP:
 479            trace_esp_mem_writeb_cmd_nop(val);
 480            break;
 481        case CMD_FLUSH:
 482            trace_esp_mem_writeb_cmd_flush(val);
 483            //s->ti_size = 0;
 484            s->rregs[ESP_RINTR] = INTR_FC;
 485            s->rregs[ESP_RSEQ] = 0;
 486            s->rregs[ESP_RFLAGS] = 0;
 487            break;
 488        case CMD_RESET:
 489            trace_esp_mem_writeb_cmd_reset(val);
 490            esp_soft_reset(s);
 491            break;
 492        case CMD_BUSRESET:
 493            trace_esp_mem_writeb_cmd_bus_reset(val);
 494            s->rregs[ESP_RINTR] = INTR_RST;
 495            if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) {
 496                esp_raise_irq(s);
 497            }
 498            break;
 499        case CMD_TI:
 500            handle_ti(s);
 501            break;
 502        case CMD_ICCS:
 503            trace_esp_mem_writeb_cmd_iccs(val);
 504            write_response(s);
 505            s->rregs[ESP_RINTR] = INTR_FC;
 506            s->rregs[ESP_RSTAT] |= STAT_MI;
 507            break;
 508        case CMD_MSGACC:
 509            trace_esp_mem_writeb_cmd_msgacc(val);
 510            s->rregs[ESP_RINTR] = INTR_DC;
 511            s->rregs[ESP_RSEQ] = 0;
 512            s->rregs[ESP_RFLAGS] = 0;
 513            esp_raise_irq(s);
 514            break;
 515        case CMD_PAD:
 516            trace_esp_mem_writeb_cmd_pad(val);
 517            s->rregs[ESP_RSTAT] = STAT_TC;
 518            s->rregs[ESP_RINTR] = INTR_FC;
 519            s->rregs[ESP_RSEQ] = 0;
 520            break;
 521        case CMD_SATN:
 522            trace_esp_mem_writeb_cmd_satn(val);
 523            break;
 524        case CMD_RSTATN:
 525            trace_esp_mem_writeb_cmd_rstatn(val);
 526            break;
 527        case CMD_SEL:
 528            trace_esp_mem_writeb_cmd_sel(val);
 529            handle_s_without_atn(s);
 530            break;
 531        case CMD_SELATN:
 532            trace_esp_mem_writeb_cmd_selatn(val);
 533            handle_satn(s);
 534            break;
 535        case CMD_SELATNS:
 536            trace_esp_mem_writeb_cmd_selatns(val);
 537            handle_satn_stop(s);
 538            break;
 539        case CMD_ENSEL:
 540            trace_esp_mem_writeb_cmd_ensel(val);
 541            s->rregs[ESP_RINTR] = 0;
 542            break;
 543        case CMD_DISSEL:
 544            trace_esp_mem_writeb_cmd_dissel(val);
 545            s->rregs[ESP_RINTR] = 0;
 546            esp_raise_irq(s);
 547            break;
 548        default:
 549            trace_esp_error_unhandled_command(val);
 550            break;
 551        }
 552        break;
 553    case ESP_WBUSID ... ESP_WSYNO:
 554        break;
 555    case ESP_CFG1:
 556    case ESP_CFG2: case ESP_CFG3:
 557    case ESP_RES3: case ESP_RES4:
 558        s->rregs[saddr] = val;
 559        break;
 560    case ESP_WCCF ... ESP_WTEST:
 561        break;
 562    default:
 563        trace_esp_error_invalid_write(val, saddr);
 564        return;
 565    }
 566    s->wregs[saddr] = val;
 567}
 568
 569static bool esp_mem_accepts(void *opaque, hwaddr addr,
 570                            unsigned size, bool is_write)
 571{
 572    return (size == 1) || (is_write && size == 4);
 573}
 574
 575const VMStateDescription vmstate_esp = {
 576    .name ="esp",
 577    .version_id = 3,
 578    .minimum_version_id = 3,
 579    .fields = (VMStateField[]) {
 580        VMSTATE_BUFFER(rregs, ESPState),
 581        VMSTATE_BUFFER(wregs, ESPState),
 582        VMSTATE_INT32(ti_size, ESPState),
 583        VMSTATE_UINT32(ti_rptr, ESPState),
 584        VMSTATE_UINT32(ti_wptr, ESPState),
 585        VMSTATE_BUFFER(ti_buf, ESPState),
 586        VMSTATE_UINT32(status, ESPState),
 587        VMSTATE_UINT32(dma, ESPState),
 588        VMSTATE_BUFFER(cmdbuf, ESPState),
 589        VMSTATE_UINT32(cmdlen, ESPState),
 590        VMSTATE_UINT32(do_cmd, ESPState),
 591        VMSTATE_UINT32(dma_left, ESPState),
 592        VMSTATE_END_OF_LIST()
 593    }
 594};
 595
 596#define TYPE_ESP "esp"
 597#define ESP(obj) OBJECT_CHECK(SysBusESPState, (obj), TYPE_ESP)
 598
 599typedef struct {
 600    /*< private >*/
 601    SysBusDevice parent_obj;
 602    /*< public >*/
 603
 604    MemoryRegion iomem;
 605    uint32_t it_shift;
 606    ESPState esp;
 607} SysBusESPState;
 608
 609static void sysbus_esp_mem_write(void *opaque, hwaddr addr,
 610                                 uint64_t val, unsigned int size)
 611{
 612    SysBusESPState *sysbus = opaque;
 613    uint32_t saddr;
 614
 615    saddr = addr >> sysbus->it_shift;
 616    esp_reg_write(&sysbus->esp, saddr, val);
 617}
 618
 619static uint64_t sysbus_esp_mem_read(void *opaque, hwaddr addr,
 620                                    unsigned int size)
 621{
 622    SysBusESPState *sysbus = opaque;
 623    uint32_t saddr;
 624
 625    saddr = addr >> sysbus->it_shift;
 626    return esp_reg_read(&sysbus->esp, saddr);
 627}
 628
 629static const MemoryRegionOps sysbus_esp_mem_ops = {
 630    .read = sysbus_esp_mem_read,
 631    .write = sysbus_esp_mem_write,
 632    .endianness = DEVICE_NATIVE_ENDIAN,
 633    .valid.accepts = esp_mem_accepts,
 634};
 635
 636void esp_init(hwaddr espaddr, int it_shift,
 637              ESPDMAMemoryReadWriteFunc dma_memory_read,
 638              ESPDMAMemoryReadWriteFunc dma_memory_write,
 639              void *dma_opaque, qemu_irq irq, qemu_irq *reset,
 640              qemu_irq *dma_enable)
 641{
 642    DeviceState *dev;
 643    SysBusDevice *s;
 644    SysBusESPState *sysbus;
 645    ESPState *esp;
 646
 647    dev = qdev_create(NULL, TYPE_ESP);
 648    sysbus = ESP(dev);
 649    esp = &sysbus->esp;
 650    esp->dma_memory_read = dma_memory_read;
 651    esp->dma_memory_write = dma_memory_write;
 652    esp->dma_opaque = dma_opaque;
 653    sysbus->it_shift = it_shift;
 654    /* XXX for now until rc4030 has been changed to use DMA enable signal */
 655    esp->dma_enabled = 1;
 656    qdev_init_nofail(dev);
 657    s = SYS_BUS_DEVICE(dev);
 658    sysbus_connect_irq(s, 0, irq);
 659    sysbus_mmio_map(s, 0, espaddr);
 660    *reset = qdev_get_gpio_in(dev, 0);
 661    *dma_enable = qdev_get_gpio_in(dev, 1);
 662}
 663
 664static const struct SCSIBusInfo esp_scsi_info = {
 665    .tcq = false,
 666    .max_target = ESP_MAX_DEVS,
 667    .max_lun = 7,
 668
 669    .transfer_data = esp_transfer_data,
 670    .complete = esp_command_complete,
 671    .cancel = esp_request_cancelled
 672};
 673
 674static void sysbus_esp_gpio_demux(void *opaque, int irq, int level)
 675{
 676    SysBusESPState *sysbus = ESP(opaque);
 677    ESPState *s = &sysbus->esp;
 678
 679    switch (irq) {
 680    case 0:
 681        parent_esp_reset(s, irq, level);
 682        break;
 683    case 1:
 684        esp_dma_enable(opaque, irq, level);
 685        break;
 686    }
 687}
 688
 689static void sysbus_esp_realize(DeviceState *dev, Error **errp)
 690{
 691    SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
 692    SysBusESPState *sysbus = ESP(dev);
 693    ESPState *s = &sysbus->esp;
 694    Error *err = NULL;
 695
 696    sysbus_init_irq(sbd, &s->irq);
 697    assert(sysbus->it_shift != -1);
 698
 699    s->chip_id = TCHI_FAS100A;
 700    memory_region_init_io(&sysbus->iomem, OBJECT(sysbus), &sysbus_esp_mem_ops,
 701                          sysbus, "esp", ESP_REGS << sysbus->it_shift);
 702    sysbus_init_mmio(sbd, &sysbus->iomem);
 703
 704    qdev_init_gpio_in(dev, sysbus_esp_gpio_demux, 2);
 705
 706    scsi_bus_new(&s->bus, sizeof(s->bus), dev, &esp_scsi_info, NULL);
 707    scsi_bus_legacy_handle_cmdline(&s->bus, &err);
 708    if (err != NULL) {
 709        error_propagate(errp, err);
 710        return;
 711    }
 712}
 713
 714static void sysbus_esp_hard_reset(DeviceState *dev)
 715{
 716    SysBusESPState *sysbus = ESP(dev);
 717    esp_hard_reset(&sysbus->esp);
 718}
 719
 720static const VMStateDescription vmstate_sysbus_esp_scsi = {
 721    .name = "sysbusespscsi",
 722    .version_id = 0,
 723    .minimum_version_id = 0,
 724    .fields = (VMStateField[]) {
 725        VMSTATE_STRUCT(esp, SysBusESPState, 0, vmstate_esp, ESPState),
 726        VMSTATE_END_OF_LIST()
 727    }
 728};
 729
 730static void sysbus_esp_class_init(ObjectClass *klass, void *data)
 731{
 732    DeviceClass *dc = DEVICE_CLASS(klass);
 733
 734    dc->realize = sysbus_esp_realize;
 735    dc->reset = sysbus_esp_hard_reset;
 736    dc->vmsd = &vmstate_sysbus_esp_scsi;
 737    set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
 738}
 739
 740static const TypeInfo sysbus_esp_info = {
 741    .name          = TYPE_ESP,
 742    .parent        = TYPE_SYS_BUS_DEVICE,
 743    .instance_size = sizeof(SysBusESPState),
 744    .class_init    = sysbus_esp_class_init,
 745};
 746
 747static void esp_register_types(void)
 748{
 749    type_register_static(&sysbus_esp_info);
 750}
 751
 752type_init(esp_register_types)
 753