1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25#include "qemu/osdep.h"
26#include "hw/hw.h"
27#include "hw/i386/pc.h"
28#include "hw/pci/pci.h"
29#include "hw/pci/pci_host.h"
30#include "hw/isa/isa.h"
31#include "hw/sysbus.h"
32#include "qapi/error.h"
33#include "qemu/range.h"
34#include "hw/xen/xen.h"
35#include "hw/pci-host/pam.h"
36#include "sysemu/sysemu.h"
37#include "hw/i386/ioapic.h"
38#include "qapi/visitor.h"
39#include "qemu/error-report.h"
40
41
42
43
44
45
46#define I440FX_PCI_HOST_BRIDGE(obj) \
47 OBJECT_CHECK(I440FXState, (obj), TYPE_I440FX_PCI_HOST_BRIDGE)
48
49typedef struct I440FXState {
50 PCIHostState parent_obj;
51 Range pci_hole;
52 uint64_t pci_hole64_size;
53 bool pci_hole64_fix;
54 uint32_t short_root_bus;
55} I440FXState;
56
57#define PIIX_NUM_PIC_IRQS 16
58#define PIIX_NUM_PIRQS 4ULL
59#define XEN_PIIX_NUM_PIRQS 128ULL
60#define PIIX_PIRQC 0x60
61
62typedef struct PIIX3State {
63 PCIDevice dev;
64
65
66
67
68
69
70
71
72
73
74#if PIIX_NUM_PIC_IRQS * PIIX_NUM_PIRQS > 64
75#error "unable to encode pic state in 64bit in pic_levels."
76#endif
77 uint64_t pic_levels;
78
79 qemu_irq *pic;
80
81
82 int32_t pci_irq_levels_vmstate[PIIX_NUM_PIRQS];
83
84
85 uint8_t rcr;
86
87
88 MemoryRegion rcr_mem;
89} PIIX3State;
90
91#define TYPE_PIIX3_PCI_DEVICE "pci-piix3"
92#define PIIX3_PCI_DEVICE(obj) \
93 OBJECT_CHECK(PIIX3State, (obj), TYPE_PIIX3_PCI_DEVICE)
94
95#define I440FX_PCI_DEVICE(obj) \
96 OBJECT_CHECK(PCII440FXState, (obj), TYPE_I440FX_PCI_DEVICE)
97
98struct PCII440FXState {
99
100 PCIDevice parent_obj;
101
102
103 MemoryRegion *system_memory;
104 MemoryRegion *pci_address_space;
105 MemoryRegion *ram_memory;
106 PAMMemoryRegion pam_regions[13];
107 MemoryRegion smram_region;
108 MemoryRegion smram, low_smram;
109};
110
111
112#define I440FX_PAM 0x59
113#define I440FX_PAM_SIZE 7
114#define I440FX_SMRAM 0x72
115
116
117#define I440FX_PCI_HOST_HOLE64_SIZE_DEFAULT (1ULL << 31)
118
119
120
121
122#define I440FX_COREBOOT_RAM_SIZE 0x57
123
124static void piix3_set_irq(void *opaque, int pirq, int level);
125static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pci_intx);
126static void piix3_write_config_xen(PCIDevice *dev,
127 uint32_t address, uint32_t val, int len);
128
129
130
131
132static int pci_slot_get_pirq(PCIDevice *pci_dev, int pci_intx)
133{
134 int slot_addend;
135 slot_addend = (pci_dev->devfn >> 3) - 1;
136 return (pci_intx + slot_addend) & 3;
137}
138
139static void i440fx_update_memory_mappings(PCII440FXState *d)
140{
141 int i;
142 PCIDevice *pd = PCI_DEVICE(d);
143
144 memory_region_transaction_begin();
145 for (i = 0; i < 13; i++) {
146 pam_update(&d->pam_regions[i], i,
147 pd->config[I440FX_PAM + (DIV_ROUND_UP(i, 2))]);
148 }
149 memory_region_set_enabled(&d->smram_region,
150 !(pd->config[I440FX_SMRAM] & SMRAM_D_OPEN));
151 memory_region_set_enabled(&d->smram,
152 pd->config[I440FX_SMRAM] & SMRAM_G_SMRAME);
153 memory_region_transaction_commit();
154}
155
156
157static void i440fx_write_config(PCIDevice *dev,
158 uint32_t address, uint32_t val, int len)
159{
160 PCII440FXState *d = I440FX_PCI_DEVICE(dev);
161
162
163 pci_default_write_config(dev, address, val, len);
164 if (ranges_overlap(address, len, I440FX_PAM, I440FX_PAM_SIZE) ||
165 range_covers_byte(address, len, I440FX_SMRAM)) {
166 i440fx_update_memory_mappings(d);
167 }
168}
169
170static int i440fx_load_old(QEMUFile* f, void *opaque, int version_id)
171{
172 PCII440FXState *d = opaque;
173 PCIDevice *pd = PCI_DEVICE(d);
174 int ret, i;
175 uint8_t smm_enabled;
176
177 ret = pci_device_load(pd, f);
178 if (ret < 0)
179 return ret;
180 i440fx_update_memory_mappings(d);
181 qemu_get_8s(f, &smm_enabled);
182
183 if (version_id == 2) {
184 for (i = 0; i < PIIX_NUM_PIRQS; i++) {
185 qemu_get_be32(f);
186 }
187 }
188
189 return 0;
190}
191
192static int i440fx_post_load(void *opaque, int version_id)
193{
194 PCII440FXState *d = opaque;
195
196 i440fx_update_memory_mappings(d);
197 return 0;
198}
199
200static const VMStateDescription vmstate_i440fx = {
201 .name = "I440FX",
202 .version_id = 3,
203 .minimum_version_id = 3,
204 .minimum_version_id_old = 1,
205 .load_state_old = i440fx_load_old,
206 .post_load = i440fx_post_load,
207 .fields = (VMStateField[]) {
208 VMSTATE_PCI_DEVICE(parent_obj, PCII440FXState),
209
210
211
212 VMSTATE_UNUSED(1),
213 VMSTATE_END_OF_LIST()
214 }
215};
216
217static void i440fx_pcihost_get_pci_hole_start(Object *obj, Visitor *v,
218 const char *name, void *opaque,
219 Error **errp)
220{
221 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
222 uint64_t val64;
223 uint32_t value;
224
225 val64 = range_is_empty(&s->pci_hole) ? 0 : range_lob(&s->pci_hole);
226 value = val64;
227 assert(value == val64);
228 visit_type_uint32(v, name, &value, errp);
229}
230
231static void i440fx_pcihost_get_pci_hole_end(Object *obj, Visitor *v,
232 const char *name, void *opaque,
233 Error **errp)
234{
235 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
236 uint64_t val64;
237 uint32_t value;
238
239 val64 = range_is_empty(&s->pci_hole) ? 0 : range_upb(&s->pci_hole) + 1;
240 value = val64;
241 assert(value == val64);
242 visit_type_uint32(v, name, &value, errp);
243}
244
245
246
247
248
249
250
251
252static void i440fx_pcihost_get_pci_hole64_start(Object *obj, Visitor *v,
253 const char *name,
254 void *opaque, Error **errp)
255{
256 PCIHostState *h = PCI_HOST_BRIDGE(obj);
257 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
258 Range w64;
259 uint64_t value;
260
261 pci_bus_get_w64_range(h->bus, &w64);
262 value = range_is_empty(&w64) ? 0 : range_lob(&w64);
263 if (!value && s->pci_hole64_fix) {
264 value = pc_pci_hole64_start();
265 }
266 visit_type_uint64(v, name, &value, errp);
267}
268
269
270
271
272
273
274
275static void i440fx_pcihost_get_pci_hole64_end(Object *obj, Visitor *v,
276 const char *name, void *opaque,
277 Error **errp)
278{
279 PCIHostState *h = PCI_HOST_BRIDGE(obj);
280 I440FXState *s = I440FX_PCI_HOST_BRIDGE(obj);
281 uint64_t hole64_start = pc_pci_hole64_start();
282 Range w64;
283 uint64_t value, hole64_end;
284
285 pci_bus_get_w64_range(h->bus, &w64);
286 value = range_is_empty(&w64) ? 0 : range_upb(&w64) + 1;
287 hole64_end = ROUND_UP(hole64_start + s->pci_hole64_size, 1ULL << 30);
288 if (s->pci_hole64_fix && value < hole64_end) {
289 value = hole64_end;
290 }
291 visit_type_uint64(v, name, &value, errp);
292}
293
294static void i440fx_pcihost_initfn(Object *obj)
295{
296 PCIHostState *s = PCI_HOST_BRIDGE(obj);
297
298 memory_region_init_io(&s->conf_mem, obj, &pci_host_conf_le_ops, s,
299 "pci-conf-idx", 4);
300 memory_region_init_io(&s->data_mem, obj, &pci_host_data_le_ops, s,
301 "pci-conf-data", 4);
302
303 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_START, "uint32",
304 i440fx_pcihost_get_pci_hole_start,
305 NULL, NULL, NULL, NULL);
306
307 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE_END, "uint32",
308 i440fx_pcihost_get_pci_hole_end,
309 NULL, NULL, NULL, NULL);
310
311 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_START, "uint64",
312 i440fx_pcihost_get_pci_hole64_start,
313 NULL, NULL, NULL, NULL);
314
315 object_property_add(obj, PCI_HOST_PROP_PCI_HOLE64_END, "uint64",
316 i440fx_pcihost_get_pci_hole64_end,
317 NULL, NULL, NULL, NULL);
318}
319
320static void i440fx_pcihost_realize(DeviceState *dev, Error **errp)
321{
322 PCIHostState *s = PCI_HOST_BRIDGE(dev);
323 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
324
325 sysbus_add_io(sbd, 0xcf8, &s->conf_mem);
326 sysbus_init_ioports(sbd, 0xcf8, 4);
327
328 sysbus_add_io(sbd, 0xcfc, &s->data_mem);
329 sysbus_init_ioports(sbd, 0xcfc, 4);
330}
331
332static void i440fx_realize(PCIDevice *dev, Error **errp)
333{
334 dev->config[I440FX_SMRAM] = 0x02;
335
336 if (object_property_get_bool(qdev_get_machine(), "iommu", NULL)) {
337 warn_report("i440fx doesn't support emulated iommu");
338 }
339}
340
341PCIBus *i440fx_init(const char *host_type, const char *pci_type,
342 PCII440FXState **pi440fx_state,
343 int *piix3_devfn,
344 ISABus **isa_bus, qemu_irq *pic,
345 MemoryRegion *address_space_mem,
346 MemoryRegion *address_space_io,
347 ram_addr_t ram_size,
348 ram_addr_t below_4g_mem_size,
349 ram_addr_t above_4g_mem_size,
350 MemoryRegion *pci_address_space,
351 MemoryRegion *ram_memory)
352{
353 DeviceState *dev;
354 PCIBus *b;
355 PCIDevice *d;
356 PCIHostState *s;
357 PIIX3State *piix3;
358 PCII440FXState *f;
359 unsigned i;
360 I440FXState *i440fx;
361
362 dev = qdev_create(NULL, host_type);
363 s = PCI_HOST_BRIDGE(dev);
364 b = pci_bus_new(dev, NULL, pci_address_space,
365 address_space_io, 0, TYPE_PCI_BUS);
366 s->bus = b;
367 object_property_add_child(qdev_get_machine(), "i440fx", OBJECT(dev), NULL);
368 qdev_init_nofail(dev);
369
370 d = pci_create_simple(b, 0, pci_type);
371 *pi440fx_state = I440FX_PCI_DEVICE(d);
372 f = *pi440fx_state;
373 f->system_memory = address_space_mem;
374 f->pci_address_space = pci_address_space;
375 f->ram_memory = ram_memory;
376
377 i440fx = I440FX_PCI_HOST_BRIDGE(dev);
378 range_set_bounds(&i440fx->pci_hole, below_4g_mem_size,
379 IO_APIC_DEFAULT_ADDRESS - 1);
380
381
382 pc_pci_as_mapping_init(OBJECT(f), f->system_memory,
383 f->pci_address_space);
384
385
386 memory_region_init_alias(&f->smram_region, OBJECT(d), "smram-region",
387 f->pci_address_space, 0xa0000, 0x20000);
388 memory_region_add_subregion_overlap(f->system_memory, 0xa0000,
389 &f->smram_region, 1);
390 memory_region_set_enabled(&f->smram_region, true);
391
392
393 memory_region_init(&f->smram, OBJECT(d), "smram", 1ull << 32);
394 memory_region_set_enabled(&f->smram, true);
395 memory_region_init_alias(&f->low_smram, OBJECT(d), "smram-low",
396 f->ram_memory, 0xa0000, 0x20000);
397 memory_region_set_enabled(&f->low_smram, true);
398 memory_region_add_subregion(&f->smram, 0xa0000, &f->low_smram);
399 object_property_add_const_link(qdev_get_machine(), "smram",
400 OBJECT(&f->smram), &error_abort);
401
402 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
403 &f->pam_regions[0], PAM_BIOS_BASE, PAM_BIOS_SIZE);
404 for (i = 0; i < 12; ++i) {
405 init_pam(dev, f->ram_memory, f->system_memory, f->pci_address_space,
406 &f->pam_regions[i+1], PAM_EXPAN_BASE + i * PAM_EXPAN_SIZE,
407 PAM_EXPAN_SIZE);
408 }
409
410
411
412
413
414 if (xen_enabled()) {
415 PCIDevice *pci_dev = pci_create_simple_multifunction(b,
416 -1, true, "PIIX3-xen");
417 piix3 = PIIX3_PCI_DEVICE(pci_dev);
418 pci_bus_irqs(b, xen_piix3_set_irq, xen_pci_slot_get_pirq,
419 piix3, XEN_PIIX_NUM_PIRQS);
420 } else {
421 PCIDevice *pci_dev = pci_create_simple_multifunction(b,
422 -1, true, "PIIX3");
423 piix3 = PIIX3_PCI_DEVICE(pci_dev);
424 pci_bus_irqs(b, piix3_set_irq, pci_slot_get_pirq, piix3,
425 PIIX_NUM_PIRQS);
426 pci_bus_set_route_irq_fn(b, piix3_route_intx_pin_to_irq);
427 }
428 piix3->pic = pic;
429 *isa_bus = ISA_BUS(qdev_get_child_bus(DEVICE(piix3), "isa.0"));
430
431 *piix3_devfn = piix3->dev.devfn;
432
433 ram_size = ram_size / 8 / 1024 / 1024;
434 if (ram_size > 255) {
435 ram_size = 255;
436 }
437 d->config[I440FX_COREBOOT_RAM_SIZE] = ram_size;
438
439 i440fx_update_memory_mappings(f);
440
441 return b;
442}
443
444PCIBus *find_i440fx(void)
445{
446 PCIHostState *s = OBJECT_CHECK(PCIHostState,
447 object_resolve_path("/machine/i440fx", NULL),
448 TYPE_PCI_HOST_BRIDGE);
449 return s ? s->bus : NULL;
450}
451
452
453static void piix3_set_irq_pic(PIIX3State *piix3, int pic_irq)
454{
455 qemu_set_irq(piix3->pic[pic_irq],
456 !!(piix3->pic_levels &
457 (((1ULL << PIIX_NUM_PIRQS) - 1) <<
458 (pic_irq * PIIX_NUM_PIRQS))));
459}
460
461static void piix3_set_irq_level_internal(PIIX3State *piix3, int pirq, int level)
462{
463 int pic_irq;
464 uint64_t mask;
465
466 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
467 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
468 return;
469 }
470
471 mask = 1ULL << ((pic_irq * PIIX_NUM_PIRQS) + pirq);
472 piix3->pic_levels &= ~mask;
473 piix3->pic_levels |= mask * !!level;
474}
475
476static void piix3_set_irq_level(PIIX3State *piix3, int pirq, int level)
477{
478 int pic_irq;
479
480 pic_irq = piix3->dev.config[PIIX_PIRQC + pirq];
481 if (pic_irq >= PIIX_NUM_PIC_IRQS) {
482 return;
483 }
484
485 piix3_set_irq_level_internal(piix3, pirq, level);
486
487 piix3_set_irq_pic(piix3, pic_irq);
488}
489
490static void piix3_set_irq(void *opaque, int pirq, int level)
491{
492 PIIX3State *piix3 = opaque;
493 piix3_set_irq_level(piix3, pirq, level);
494}
495
496static PCIINTxRoute piix3_route_intx_pin_to_irq(void *opaque, int pin)
497{
498 PIIX3State *piix3 = opaque;
499 int irq = piix3->dev.config[PIIX_PIRQC + pin];
500 PCIINTxRoute route;
501
502 if (irq < PIIX_NUM_PIC_IRQS) {
503 route.mode = PCI_INTX_ENABLED;
504 route.irq = irq;
505 } else {
506 route.mode = PCI_INTX_DISABLED;
507 route.irq = -1;
508 }
509 return route;
510}
511
512
513static void piix3_update_irq_levels(PIIX3State *piix3)
514{
515 int pirq;
516
517 piix3->pic_levels = 0;
518 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
519 piix3_set_irq_level(piix3, pirq,
520 pci_bus_get_irq_level(piix3->dev.bus, pirq));
521 }
522}
523
524static void piix3_write_config(PCIDevice *dev,
525 uint32_t address, uint32_t val, int len)
526{
527 pci_default_write_config(dev, address, val, len);
528 if (ranges_overlap(address, len, PIIX_PIRQC, 4)) {
529 PIIX3State *piix3 = PIIX3_PCI_DEVICE(dev);
530 int pic_irq;
531
532 pci_bus_fire_intx_routing_notifier(piix3->dev.bus);
533 piix3_update_irq_levels(piix3);
534 for (pic_irq = 0; pic_irq < PIIX_NUM_PIC_IRQS; pic_irq++) {
535 piix3_set_irq_pic(piix3, pic_irq);
536 }
537 }
538}
539
540static void piix3_write_config_xen(PCIDevice *dev,
541 uint32_t address, uint32_t val, int len)
542{
543 xen_piix_pci_write_config_client(address, val, len);
544 piix3_write_config(dev, address, val, len);
545}
546
547static void piix3_reset(void *opaque)
548{
549 PIIX3State *d = opaque;
550 uint8_t *pci_conf = d->dev.config;
551
552 pci_conf[0x04] = 0x07;
553 pci_conf[0x05] = 0x00;
554 pci_conf[0x06] = 0x00;
555 pci_conf[0x07] = 0x02;
556 pci_conf[0x4c] = 0x4d;
557 pci_conf[0x4e] = 0x03;
558 pci_conf[0x4f] = 0x00;
559 pci_conf[0x60] = 0x80;
560 pci_conf[0x61] = 0x80;
561 pci_conf[0x62] = 0x80;
562 pci_conf[0x63] = 0x80;
563 pci_conf[0x69] = 0x02;
564 pci_conf[0x70] = 0x80;
565 pci_conf[0x76] = 0x0c;
566 pci_conf[0x77] = 0x0c;
567 pci_conf[0x78] = 0x02;
568 pci_conf[0x79] = 0x00;
569 pci_conf[0x80] = 0x00;
570 pci_conf[0x82] = 0x00;
571 pci_conf[0xa0] = 0x08;
572 pci_conf[0xa2] = 0x00;
573 pci_conf[0xa3] = 0x00;
574 pci_conf[0xa4] = 0x00;
575 pci_conf[0xa5] = 0x00;
576 pci_conf[0xa6] = 0x00;
577 pci_conf[0xa7] = 0x00;
578 pci_conf[0xa8] = 0x0f;
579 pci_conf[0xaa] = 0x00;
580 pci_conf[0xab] = 0x00;
581 pci_conf[0xac] = 0x00;
582 pci_conf[0xae] = 0x00;
583
584 d->pic_levels = 0;
585 d->rcr = 0;
586}
587
588static int piix3_post_load(void *opaque, int version_id)
589{
590 PIIX3State *piix3 = opaque;
591 int pirq;
592
593
594
595
596
597
598
599
600
601 piix3->pic_levels = 0;
602 for (pirq = 0; pirq < PIIX_NUM_PIRQS; pirq++) {
603 piix3_set_irq_level_internal(piix3, pirq,
604 pci_bus_get_irq_level(piix3->dev.bus, pirq));
605 }
606 return 0;
607}
608
609static int piix3_pre_save(void *opaque)
610{
611 int i;
612 PIIX3State *piix3 = opaque;
613
614 for (i = 0; i < ARRAY_SIZE(piix3->pci_irq_levels_vmstate); i++) {
615 piix3->pci_irq_levels_vmstate[i] =
616 pci_bus_get_irq_level(piix3->dev.bus, i);
617 }
618
619 return 0;
620}
621
622static bool piix3_rcr_needed(void *opaque)
623{
624 PIIX3State *piix3 = opaque;
625
626 return (piix3->rcr != 0);
627}
628
629static const VMStateDescription vmstate_piix3_rcr = {
630 .name = "PIIX3/rcr",
631 .version_id = 1,
632 .minimum_version_id = 1,
633 .needed = piix3_rcr_needed,
634 .fields = (VMStateField[]) {
635 VMSTATE_UINT8(rcr, PIIX3State),
636 VMSTATE_END_OF_LIST()
637 }
638};
639
640static const VMStateDescription vmstate_piix3 = {
641 .name = "PIIX3",
642 .version_id = 3,
643 .minimum_version_id = 2,
644 .post_load = piix3_post_load,
645 .pre_save = piix3_pre_save,
646 .fields = (VMStateField[]) {
647 VMSTATE_PCI_DEVICE(dev, PIIX3State),
648 VMSTATE_INT32_ARRAY_V(pci_irq_levels_vmstate, PIIX3State,
649 PIIX_NUM_PIRQS, 3),
650 VMSTATE_END_OF_LIST()
651 },
652 .subsections = (const VMStateDescription*[]) {
653 &vmstate_piix3_rcr,
654 NULL
655 }
656};
657
658
659static void rcr_write(void *opaque, hwaddr addr, uint64_t val, unsigned len)
660{
661 PIIX3State *d = opaque;
662
663 if (val & 4) {
664 qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
665 return;
666 }
667 d->rcr = val & 2;
668}
669
670static uint64_t rcr_read(void *opaque, hwaddr addr, unsigned len)
671{
672 PIIX3State *d = opaque;
673
674 return d->rcr;
675}
676
677static const MemoryRegionOps rcr_ops = {
678 .read = rcr_read,
679 .write = rcr_write,
680 .endianness = DEVICE_LITTLE_ENDIAN
681};
682
683static void piix3_realize(PCIDevice *dev, Error **errp)
684{
685 PIIX3State *d = PIIX3_PCI_DEVICE(dev);
686
687 if (!isa_bus_new(DEVICE(d), get_system_memory(),
688 pci_address_space_io(dev), errp)) {
689 return;
690 }
691
692 memory_region_init_io(&d->rcr_mem, OBJECT(dev), &rcr_ops, d,
693 "piix3-reset-control", 1);
694 memory_region_add_subregion_overlap(pci_address_space_io(dev), RCR_IOPORT,
695 &d->rcr_mem, 1);
696
697 qemu_register_reset(piix3_reset, d);
698}
699
700static void pci_piix3_class_init(ObjectClass *klass, void *data)
701{
702 DeviceClass *dc = DEVICE_CLASS(klass);
703 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
704
705 dc->desc = "ISA bridge";
706 dc->vmsd = &vmstate_piix3;
707 dc->hotpluggable = false;
708 k->realize = piix3_realize;
709 k->vendor_id = PCI_VENDOR_ID_INTEL;
710
711 k->device_id = PCI_DEVICE_ID_INTEL_82371SB_0;
712 k->class_id = PCI_CLASS_BRIDGE_ISA;
713
714
715
716
717 dc->user_creatable = false;
718}
719
720static const TypeInfo piix3_pci_type_info = {
721 .name = TYPE_PIIX3_PCI_DEVICE,
722 .parent = TYPE_PCI_DEVICE,
723 .instance_size = sizeof(PIIX3State),
724 .abstract = true,
725 .class_init = pci_piix3_class_init,
726 .interfaces = (InterfaceInfo[]) {
727 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
728 { },
729 },
730};
731
732static void piix3_class_init(ObjectClass *klass, void *data)
733{
734 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
735
736 k->config_write = piix3_write_config;
737}
738
739static const TypeInfo piix3_info = {
740 .name = "PIIX3",
741 .parent = TYPE_PIIX3_PCI_DEVICE,
742 .class_init = piix3_class_init,
743};
744
745static void piix3_xen_class_init(ObjectClass *klass, void *data)
746{
747 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
748
749 k->config_write = piix3_write_config_xen;
750};
751
752static const TypeInfo piix3_xen_info = {
753 .name = "PIIX3-xen",
754 .parent = TYPE_PIIX3_PCI_DEVICE,
755 .class_init = piix3_xen_class_init,
756};
757
758static void i440fx_class_init(ObjectClass *klass, void *data)
759{
760 DeviceClass *dc = DEVICE_CLASS(klass);
761 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
762
763 k->realize = i440fx_realize;
764 k->config_write = i440fx_write_config;
765 k->vendor_id = PCI_VENDOR_ID_INTEL;
766 k->device_id = PCI_DEVICE_ID_INTEL_82441;
767 k->revision = 0x02;
768 k->class_id = PCI_CLASS_BRIDGE_HOST;
769 dc->desc = "Host bridge";
770 dc->vmsd = &vmstate_i440fx;
771
772
773
774
775 dc->user_creatable = false;
776 dc->hotpluggable = false;
777}
778
779static const TypeInfo i440fx_info = {
780 .name = TYPE_I440FX_PCI_DEVICE,
781 .parent = TYPE_PCI_DEVICE,
782 .instance_size = sizeof(PCII440FXState),
783 .class_init = i440fx_class_init,
784 .interfaces = (InterfaceInfo[]) {
785 { INTERFACE_CONVENTIONAL_PCI_DEVICE },
786 { },
787 },
788};
789
790
791typedef struct {
792 uint8_t offset;
793 uint8_t len;
794} IGDHostInfo;
795
796
797static const IGDHostInfo igd_host_bridge_infos[] = {
798 {0x08, 2},
799 {0x2c, 2},
800 {0x2e, 2},
801 {0x50, 2},
802 {0x52, 2},
803 {0xa4, 4},
804 {0xa8, 4},
805};
806
807static int host_pci_config_read(int pos, int len, uint32_t *val)
808{
809 char path[PATH_MAX];
810 int config_fd;
811 ssize_t size = sizeof(path);
812
813 int rc = snprintf(path, size, "/sys/bus/pci/devices/%04x:%02x:%02x.%d/%s",
814 0, 0, 0, 0, "config");
815 int ret = 0;
816
817 if (rc >= size || rc < 0) {
818 return -ENODEV;
819 }
820
821 config_fd = open(path, O_RDWR);
822 if (config_fd < 0) {
823 return -ENODEV;
824 }
825
826 if (lseek(config_fd, pos, SEEK_SET) != pos) {
827 ret = -errno;
828 goto out;
829 }
830
831 do {
832 rc = read(config_fd, (uint8_t *)val, len);
833 } while (rc < 0 && (errno == EINTR || errno == EAGAIN));
834 if (rc != len) {
835 ret = -errno;
836 }
837
838out:
839 close(config_fd);
840 return ret;
841}
842
843static int igd_pt_i440fx_initfn(struct PCIDevice *pci_dev)
844{
845 uint32_t val = 0;
846 int rc, i, num;
847 int pos, len;
848
849 num = ARRAY_SIZE(igd_host_bridge_infos);
850 for (i = 0; i < num; i++) {
851 pos = igd_host_bridge_infos[i].offset;
852 len = igd_host_bridge_infos[i].len;
853 rc = host_pci_config_read(pos, len, &val);
854 if (rc) {
855 return -ENODEV;
856 }
857 pci_default_write_config(pci_dev, pos, val, len);
858 }
859
860 return 0;
861}
862
863static void igd_passthrough_i440fx_class_init(ObjectClass *klass, void *data)
864{
865 DeviceClass *dc = DEVICE_CLASS(klass);
866 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
867
868 k->init = igd_pt_i440fx_initfn;
869 dc->desc = "IGD Passthrough Host bridge";
870}
871
872static const TypeInfo igd_passthrough_i440fx_info = {
873 .name = TYPE_IGD_PASSTHROUGH_I440FX_PCI_DEVICE,
874 .parent = TYPE_I440FX_PCI_DEVICE,
875 .instance_size = sizeof(PCII440FXState),
876 .class_init = igd_passthrough_i440fx_class_init,
877};
878
879static const char *i440fx_pcihost_root_bus_path(PCIHostState *host_bridge,
880 PCIBus *rootbus)
881{
882 I440FXState *s = I440FX_PCI_HOST_BRIDGE(host_bridge);
883
884
885 if (s->short_root_bus) {
886 return "0000";
887 }
888 return "0000:00";
889}
890
891static Property i440fx_props[] = {
892 DEFINE_PROP_SIZE(PCI_HOST_PROP_PCI_HOLE64_SIZE, I440FXState,
893 pci_hole64_size, I440FX_PCI_HOST_HOLE64_SIZE_DEFAULT),
894 DEFINE_PROP_UINT32("short_root_bus", I440FXState, short_root_bus, 0),
895 DEFINE_PROP_BOOL("x-pci-hole64-fix", I440FXState, pci_hole64_fix, true),
896 DEFINE_PROP_END_OF_LIST(),
897};
898
899static void i440fx_pcihost_class_init(ObjectClass *klass, void *data)
900{
901 DeviceClass *dc = DEVICE_CLASS(klass);
902 PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
903
904 hc->root_bus_path = i440fx_pcihost_root_bus_path;
905 dc->realize = i440fx_pcihost_realize;
906 dc->fw_name = "pci";
907 dc->props = i440fx_props;
908
909 dc->user_creatable = false;
910}
911
912static const TypeInfo i440fx_pcihost_info = {
913 .name = TYPE_I440FX_PCI_HOST_BRIDGE,
914 .parent = TYPE_PCI_HOST_BRIDGE,
915 .instance_size = sizeof(I440FXState),
916 .instance_init = i440fx_pcihost_initfn,
917 .class_init = i440fx_pcihost_class_init,
918};
919
920static void i440fx_register_types(void)
921{
922 type_register_static(&i440fx_info);
923 type_register_static(&igd_passthrough_i440fx_info);
924 type_register_static(&piix3_pci_type_info);
925 type_register_static(&piix3_info);
926 type_register_static(&piix3_xen_info);
927 type_register_static(&i440fx_pcihost_info);
928}
929
930type_init(i440fx_register_types)
931