1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20#ifndef PPC_CPU_H
21#define PPC_CPU_H
22
23#include "qemu/int128.h"
24#include "exec/cpu-defs.h"
25#include "cpu-qom.h"
26#include "exec/cpu-defs.h"
27#include "cpu-qom.h"
28
29
30
31#define TCG_GUEST_DEFAULT_MO 0
32
33#define TARGET_PAGE_BITS_64K 16
34#define TARGET_PAGE_BITS_16M 24
35
36#if defined(TARGET_PPC64)
37#define PPC_ELF_MACHINE EM_PPC64
38#else
39#define PPC_ELF_MACHINE EM_PPC
40#endif
41
42#define PPC_BIT(bit) (0x8000000000000000ULL >> (bit))
43#define PPC_BIT32(bit) (0x80000000 >> (bit))
44#define PPC_BIT8(bit) (0x80 >> (bit))
45#define PPC_BITMASK(bs, be) ((PPC_BIT(bs) - PPC_BIT(be)) | PPC_BIT(bs))
46#define PPC_BITMASK32(bs, be) ((PPC_BIT32(bs) - PPC_BIT32(be)) | \
47 PPC_BIT32(bs))
48#define PPC_BITMASK8(bs, be) ((PPC_BIT8(bs) - PPC_BIT8(be)) | PPC_BIT8(bs))
49
50
51
52enum {
53 POWERPC_EXCP_NONE = -1,
54
55 POWERPC_EXCP_CRITICAL = 0,
56 POWERPC_EXCP_MCHECK = 1,
57 POWERPC_EXCP_DSI = 2,
58 POWERPC_EXCP_ISI = 3,
59 POWERPC_EXCP_EXTERNAL = 4,
60 POWERPC_EXCP_ALIGN = 5,
61 POWERPC_EXCP_PROGRAM = 6,
62 POWERPC_EXCP_FPU = 7,
63 POWERPC_EXCP_SYSCALL = 8,
64 POWERPC_EXCP_APU = 9,
65 POWERPC_EXCP_DECR = 10,
66 POWERPC_EXCP_FIT = 11,
67 POWERPC_EXCP_WDT = 12,
68 POWERPC_EXCP_DTLB = 13,
69 POWERPC_EXCP_ITLB = 14,
70 POWERPC_EXCP_DEBUG = 15,
71
72 POWERPC_EXCP_SPEU = 32,
73 POWERPC_EXCP_EFPDI = 33,
74 POWERPC_EXCP_EFPRI = 34,
75 POWERPC_EXCP_EPERFM = 35,
76 POWERPC_EXCP_DOORI = 36,
77 POWERPC_EXCP_DOORCI = 37,
78 POWERPC_EXCP_GDOORI = 38,
79 POWERPC_EXCP_GDOORCI = 39,
80 POWERPC_EXCP_HYPPRIV = 41,
81
82
83 POWERPC_EXCP_RESET = 64,
84 POWERPC_EXCP_DSEG = 65,
85 POWERPC_EXCP_ISEG = 66,
86 POWERPC_EXCP_HDECR = 67,
87 POWERPC_EXCP_TRACE = 68,
88 POWERPC_EXCP_HDSI = 69,
89 POWERPC_EXCP_HISI = 70,
90 POWERPC_EXCP_HDSEG = 71,
91 POWERPC_EXCP_HISEG = 72,
92 POWERPC_EXCP_VPU = 73,
93
94 POWERPC_EXCP_PIT = 74,
95
96 POWERPC_EXCP_IO = 75,
97 POWERPC_EXCP_RUNM = 76,
98
99 POWERPC_EXCP_EMUL = 77,
100
101 POWERPC_EXCP_IFTLB = 78,
102 POWERPC_EXCP_DLTLB = 79,
103 POWERPC_EXCP_DSTLB = 80,
104
105 POWERPC_EXCP_FPA = 81,
106 POWERPC_EXCP_DABR = 82,
107 POWERPC_EXCP_IABR = 83,
108 POWERPC_EXCP_SMI = 84,
109 POWERPC_EXCP_PERFM = 85,
110
111 POWERPC_EXCP_THERM = 86,
112
113 POWERPC_EXCP_VPUA = 87,
114
115 POWERPC_EXCP_SOFTP = 88,
116 POWERPC_EXCP_MAINT = 89,
117
118 POWERPC_EXCP_MEXTBR = 90,
119 POWERPC_EXCP_NMEXTBR = 91,
120 POWERPC_EXCP_ITLBE = 92,
121 POWERPC_EXCP_DTLBE = 93,
122
123 POWERPC_EXCP_VSXU = 94,
124 POWERPC_EXCP_FU = 95,
125
126 POWERPC_EXCP_HV_EMU = 96,
127 POWERPC_EXCP_HV_MAINT = 97,
128 POWERPC_EXCP_HV_FU = 98,
129
130 POWERPC_EXCP_SDOOR = 99,
131 POWERPC_EXCP_SDOOR_HV = 100,
132
133 POWERPC_EXCP_HVIRT = 101,
134
135 POWERPC_EXCP_NB = 102,
136
137 POWERPC_EXCP_STOP = 0x200,
138 POWERPC_EXCP_BRANCH = 0x201,
139
140 POWERPC_EXCP_SYNC = 0x202,
141 POWERPC_EXCP_SYSCALL_USER = 0x203,
142};
143
144
145enum {
146
147 POWERPC_EXCP_ALIGN_FP = 0x01,
148 POWERPC_EXCP_ALIGN_LST = 0x02,
149 POWERPC_EXCP_ALIGN_LE = 0x03,
150 POWERPC_EXCP_ALIGN_PROT = 0x04,
151 POWERPC_EXCP_ALIGN_BAT = 0x05,
152 POWERPC_EXCP_ALIGN_CACHE = 0x06,
153
154
155 POWERPC_EXCP_FP = 0x10,
156 POWERPC_EXCP_FP_OX = 0x01,
157 POWERPC_EXCP_FP_UX = 0x02,
158 POWERPC_EXCP_FP_ZX = 0x03,
159 POWERPC_EXCP_FP_XX = 0x04,
160 POWERPC_EXCP_FP_VXSNAN = 0x05,
161 POWERPC_EXCP_FP_VXISI = 0x06,
162 POWERPC_EXCP_FP_VXIDI = 0x07,
163 POWERPC_EXCP_FP_VXZDZ = 0x08,
164 POWERPC_EXCP_FP_VXIMZ = 0x09,
165 POWERPC_EXCP_FP_VXVC = 0x0A,
166 POWERPC_EXCP_FP_VXSOFT = 0x0B,
167 POWERPC_EXCP_FP_VXSQRT = 0x0C,
168 POWERPC_EXCP_FP_VXCVI = 0x0D,
169
170 POWERPC_EXCP_INVAL = 0x20,
171 POWERPC_EXCP_INVAL_INVAL = 0x01,
172 POWERPC_EXCP_INVAL_LSWX = 0x02,
173 POWERPC_EXCP_INVAL_SPR = 0x03,
174 POWERPC_EXCP_INVAL_FP = 0x04,
175
176 POWERPC_EXCP_PRIV = 0x30,
177 POWERPC_EXCP_PRIV_OPC = 0x01,
178 POWERPC_EXCP_PRIV_REG = 0x02,
179
180 POWERPC_EXCP_TRAP = 0x40,
181};
182
183#define PPC_INPUT(env) (env->bus_model)
184
185
186typedef struct opc_handler_t opc_handler_t;
187
188
189
190typedef struct DisasContext DisasContext;
191typedef struct ppc_spr_t ppc_spr_t;
192typedef union ppc_tlb_t ppc_tlb_t;
193typedef struct ppc_hash_pte64 ppc_hash_pte64_t;
194
195
196struct ppc_spr_t {
197 void (*uea_read)(DisasContext *ctx, int gpr_num, int spr_num);
198 void (*uea_write)(DisasContext *ctx, int spr_num, int gpr_num);
199#if !defined(CONFIG_USER_ONLY)
200 void (*oea_read)(DisasContext *ctx, int gpr_num, int spr_num);
201 void (*oea_write)(DisasContext *ctx, int spr_num, int gpr_num);
202 void (*hea_read)(DisasContext *ctx, int gpr_num, int spr_num);
203 void (*hea_write)(DisasContext *ctx, int spr_num, int gpr_num);
204 unsigned int gdb_id;
205#endif
206 const char *name;
207 target_ulong default_value;
208#ifdef CONFIG_KVM
209
210
211
212
213
214 uint64_t one_reg_id;
215#endif
216};
217
218
219typedef union _ppc_vsr_t {
220 uint8_t u8[16];
221 uint16_t u16[8];
222 uint32_t u32[4];
223 uint64_t u64[2];
224 int8_t s8[16];
225 int16_t s16[8];
226 int32_t s32[4];
227 int64_t s64[2];
228 float32 f32[4];
229 float64 f64[2];
230 float128 f128;
231#ifdef CONFIG_INT128
232 __uint128_t u128;
233#endif
234 Int128 s128;
235} ppc_vsr_t;
236
237typedef ppc_vsr_t ppc_avr_t;
238typedef ppc_vsr_t ppc_fprp_t;
239
240#if !defined(CONFIG_USER_ONLY)
241
242typedef struct ppc6xx_tlb_t ppc6xx_tlb_t;
243struct ppc6xx_tlb_t {
244 target_ulong pte0;
245 target_ulong pte1;
246 target_ulong EPN;
247};
248
249typedef struct ppcemb_tlb_t ppcemb_tlb_t;
250struct ppcemb_tlb_t {
251 uint64_t RPN;
252 target_ulong EPN;
253 target_ulong PID;
254 target_ulong size;
255 uint32_t prot;
256 uint32_t attr;
257};
258
259typedef struct ppcmas_tlb_t {
260 uint32_t mas8;
261 uint32_t mas1;
262 uint64_t mas2;
263 uint64_t mas7_3;
264} ppcmas_tlb_t;
265
266union ppc_tlb_t {
267 ppc6xx_tlb_t *tlb6;
268 ppcemb_tlb_t *tlbe;
269 ppcmas_tlb_t *tlbm;
270};
271
272
273#define TLB_NONE 0
274#define TLB_6XX 1
275#define TLB_EMB 2
276#define TLB_MAS 3
277#endif
278
279typedef struct PPCHash64SegmentPageSizes PPCHash64SegmentPageSizes;
280
281typedef struct ppc_slb_t ppc_slb_t;
282struct ppc_slb_t {
283 uint64_t esid;
284 uint64_t vsid;
285 const PPCHash64SegmentPageSizes *sps;
286};
287
288#define MAX_SLB_ENTRIES 64
289#define SEGMENT_SHIFT_256M 28
290#define SEGMENT_MASK_256M (~((1ULL << SEGMENT_SHIFT_256M) - 1))
291
292#define SEGMENT_SHIFT_1T 40
293#define SEGMENT_MASK_1T (~((1ULL << SEGMENT_SHIFT_1T) - 1))
294
295typedef struct ppc_v3_pate_t {
296 uint64_t dw0;
297 uint64_t dw1;
298} ppc_v3_pate_t;
299
300
301
302#define MSR_SF 63
303#define MSR_TAG 62
304#define MSR_ISF 61
305#define MSR_SHV 60
306#define MSR_TS0 34
307#define MSR_TS1 33
308#define MSR_TM 32
309#define MSR_CM 31
310#define MSR_ICM 30
311#define MSR_THV 29
312#define MSR_GS 28
313#define MSR_UCLE 26
314#define MSR_VR 25
315#define MSR_SPE 25
316#define MSR_AP 23
317#define MSR_VSX 23
318#define MSR_SA 22
319#define MSR_KEY 19
320#define MSR_POW 18
321#define MSR_TGPR 17
322#define MSR_CE 17
323#define MSR_ILE 16
324#define MSR_EE 15
325#define MSR_PR 14
326#define MSR_FP 13
327#define MSR_ME 12
328#define MSR_FE0 11
329#define MSR_SE 10
330#define MSR_DWE 10
331#define MSR_UBLE 10
332#define MSR_BE 9
333#define MSR_DE 9
334#define MSR_FE1 8
335#define MSR_AL 7
336#define MSR_EP 6
337#define MSR_IR 5
338#define MSR_DR 4
339#define MSR_IS 5
340#define MSR_DS 4
341#define MSR_PE 3
342#define MSR_PX 2
343#define MSR_PMM 2
344#define MSR_RI 1
345#define MSR_LE 0
346
347
348#define LPCR_VPM0 PPC_BIT(0)
349#define LPCR_VPM1 PPC_BIT(1)
350#define LPCR_ISL PPC_BIT(2)
351#define LPCR_KBV PPC_BIT(3)
352#define LPCR_DPFD_SHIFT (63 - 11)
353#define LPCR_DPFD (0x7ull << LPCR_DPFD_SHIFT)
354#define LPCR_VRMASD_SHIFT (63 - 16)
355#define LPCR_VRMASD (0x1full << LPCR_VRMASD_SHIFT)
356
357#define LPCR_PECE_U_SHIFT (63 - 19)
358#define LPCR_PECE_U_MASK (0x7ull << LPCR_PECE_U_SHIFT)
359#define LPCR_HVEE PPC_BIT(17)
360#define LPCR_RMLS_SHIFT (63 - 37)
361#define LPCR_RMLS (0xfull << LPCR_RMLS_SHIFT)
362#define LPCR_ILE PPC_BIT(38)
363#define LPCR_AIL_SHIFT (63 - 40)
364#define LPCR_AIL (3ull << LPCR_AIL_SHIFT)
365#define LPCR_UPRT PPC_BIT(41)
366#define LPCR_EVIRT PPC_BIT(42)
367#define LPCR_HR PPC_BIT(43)
368#define LPCR_ONL PPC_BIT(45)
369#define LPCR_LD PPC_BIT(46)
370#define LPCR_P7_PECE0 PPC_BIT(49)
371#define LPCR_P7_PECE1 PPC_BIT(50)
372#define LPCR_P7_PECE2 PPC_BIT(51)
373#define LPCR_P8_PECE0 PPC_BIT(47)
374#define LPCR_P8_PECE1 PPC_BIT(48)
375#define LPCR_P8_PECE2 PPC_BIT(49)
376#define LPCR_P8_PECE3 PPC_BIT(50)
377#define LPCR_P8_PECE4 PPC_BIT(51)
378
379#define LPCR_PECE_L_SHIFT (63 - 51)
380#define LPCR_PECE_L_MASK (0x1full << LPCR_PECE_L_SHIFT)
381#define LPCR_PDEE PPC_BIT(47)
382#define LPCR_HDEE PPC_BIT(48)
383#define LPCR_EEE PPC_BIT(49)
384#define LPCR_DEE PPC_BIT(50)
385#define LPCR_OEE PPC_BIT(51)
386#define LPCR_MER PPC_BIT(52)
387#define LPCR_GTSE PPC_BIT(53)
388#define LPCR_TC PPC_BIT(54)
389#define LPCR_HEIC PPC_BIT(59)
390#define LPCR_LPES0 PPC_BIT(60)
391#define LPCR_LPES1 PPC_BIT(61)
392#define LPCR_RMI PPC_BIT(62)
393#define LPCR_HVICE PPC_BIT(62)
394#define LPCR_HDICE PPC_BIT(63)
395
396
397#define PSSCR_ESL PPC_BIT(42)
398#define PSSCR_EC PPC_BIT(43)
399
400#define msr_sf ((env->msr >> MSR_SF) & 1)
401#define msr_isf ((env->msr >> MSR_ISF) & 1)
402#define msr_shv ((env->msr >> MSR_SHV) & 1)
403#define msr_cm ((env->msr >> MSR_CM) & 1)
404#define msr_icm ((env->msr >> MSR_ICM) & 1)
405#define msr_thv ((env->msr >> MSR_THV) & 1)
406#define msr_gs ((env->msr >> MSR_GS) & 1)
407#define msr_ucle ((env->msr >> MSR_UCLE) & 1)
408#define msr_vr ((env->msr >> MSR_VR) & 1)
409#define msr_spe ((env->msr >> MSR_SPE) & 1)
410#define msr_ap ((env->msr >> MSR_AP) & 1)
411#define msr_vsx ((env->msr >> MSR_VSX) & 1)
412#define msr_sa ((env->msr >> MSR_SA) & 1)
413#define msr_key ((env->msr >> MSR_KEY) & 1)
414#define msr_pow ((env->msr >> MSR_POW) & 1)
415#define msr_tgpr ((env->msr >> MSR_TGPR) & 1)
416#define msr_ce ((env->msr >> MSR_CE) & 1)
417#define msr_ile ((env->msr >> MSR_ILE) & 1)
418#define msr_ee ((env->msr >> MSR_EE) & 1)
419#define msr_pr ((env->msr >> MSR_PR) & 1)
420#define msr_fp ((env->msr >> MSR_FP) & 1)
421#define msr_me ((env->msr >> MSR_ME) & 1)
422#define msr_fe0 ((env->msr >> MSR_FE0) & 1)
423#define msr_se ((env->msr >> MSR_SE) & 1)
424#define msr_dwe ((env->msr >> MSR_DWE) & 1)
425#define msr_uble ((env->msr >> MSR_UBLE) & 1)
426#define msr_be ((env->msr >> MSR_BE) & 1)
427#define msr_de ((env->msr >> MSR_DE) & 1)
428#define msr_fe1 ((env->msr >> MSR_FE1) & 1)
429#define msr_al ((env->msr >> MSR_AL) & 1)
430#define msr_ep ((env->msr >> MSR_EP) & 1)
431#define msr_ir ((env->msr >> MSR_IR) & 1)
432#define msr_dr ((env->msr >> MSR_DR) & 1)
433#define msr_is ((env->msr >> MSR_IS) & 1)
434#define msr_ds ((env->msr >> MSR_DS) & 1)
435#define msr_pe ((env->msr >> MSR_PE) & 1)
436#define msr_px ((env->msr >> MSR_PX) & 1)
437#define msr_pmm ((env->msr >> MSR_PMM) & 1)
438#define msr_ri ((env->msr >> MSR_RI) & 1)
439#define msr_le ((env->msr >> MSR_LE) & 1)
440#define msr_ts ((env->msr >> MSR_TS1) & 3)
441#define msr_tm ((env->msr >> MSR_TM) & 1)
442
443#define DBCR0_ICMP (1 << 27)
444#define DBCR0_BRT (1 << 26)
445#define DBSR_ICMP (1 << 27)
446#define DBSR_BRT (1 << 26)
447
448
449#if defined(TARGET_PPC64)
450#define MSR_HVB (1ULL << MSR_SHV)
451#define msr_hv msr_shv
452#else
453#if defined(PPC_EMULATE_32BITS_HYPV)
454#define MSR_HVB (1ULL << MSR_THV)
455#define msr_hv msr_thv
456#else
457#define MSR_HVB (0ULL)
458#define msr_hv (0)
459#endif
460#endif
461
462
463#define DSISR_NOPTE 0x40000000
464
465#define DSISR_PROTFAULT 0x08000000
466#define DSISR_ISSTORE 0x02000000
467
468#define DSISR_AMR 0x00200000
469
470#define DSISR_R_BADCONFIG 0x00080000
471
472
473
474#define SRR1_NOPTE DSISR_NOPTE
475
476#define SRR1_NOEXEC_GUARD 0x10000000
477#define SRR1_PROTFAULT DSISR_PROTFAULT
478#define SRR1_IAMR DSISR_AMR
479
480
481#define FSCR_EBB (63 - 56)
482#define FSCR_TAR (63 - 55)
483
484#define FSCR_IC_MASK (0xFFULL)
485#define FSCR_IC_POS (63 - 7)
486#define FSCR_IC_DSCR_SPR3 2
487#define FSCR_IC_PMU 3
488#define FSCR_IC_BHRB 4
489#define FSCR_IC_TM 5
490#define FSCR_IC_EBB 7
491#define FSCR_IC_TAR 8
492
493
494#define ESR_PIL PPC_BIT(36)
495#define ESR_PPR PPC_BIT(37)
496#define ESR_PTR PPC_BIT(38)
497#define ESR_FP PPC_BIT(39)
498#define ESR_ST PPC_BIT(40)
499#define ESR_AP PPC_BIT(44)
500#define ESR_PUO PPC_BIT(45)
501#define ESR_BO PPC_BIT(46)
502#define ESR_PIE PPC_BIT(47)
503#define ESR_DATA PPC_BIT(53)
504#define ESR_TLBI PPC_BIT(54)
505#define ESR_PT PPC_BIT(55)
506#define ESR_SPV PPC_BIT(56)
507#define ESR_EPID PPC_BIT(57)
508#define ESR_VLEMI PPC_BIT(58)
509#define ESR_MIF PPC_BIT(62)
510
511
512#define TEXASR_FAILURE_PERSISTENT (63 - 7)
513#define TEXASR_DISALLOWED (63 - 8)
514#define TEXASR_NESTING_OVERFLOW (63 - 9)
515#define TEXASR_FOOTPRINT_OVERFLOW (63 - 10)
516#define TEXASR_SELF_INDUCED_CONFLICT (63 - 11)
517#define TEXASR_NON_TRANSACTIONAL_CONFLICT (63 - 12)
518#define TEXASR_TRANSACTION_CONFLICT (63 - 13)
519#define TEXASR_TRANSLATION_INVALIDATION_CONFLICT (63 - 14)
520#define TEXASR_IMPLEMENTATION_SPECIFIC (63 - 15)
521#define TEXASR_INSTRUCTION_FETCH_CONFLICT (63 - 16)
522#define TEXASR_ABORT (63 - 31)
523#define TEXASR_SUSPENDED (63 - 32)
524#define TEXASR_PRIVILEGE_HV (63 - 34)
525#define TEXASR_PRIVILEGE_PR (63 - 35)
526#define TEXASR_FAILURE_SUMMARY (63 - 36)
527#define TEXASR_TFIAR_EXACT (63 - 37)
528#define TEXASR_ROT (63 - 38)
529#define TEXASR_TRANSACTION_LEVEL (63 - 52)
530
531enum {
532 POWERPC_FLAG_NONE = 0x00000000,
533
534 POWERPC_FLAG_SPE = 0x00000001,
535 POWERPC_FLAG_VRE = 0x00000002,
536
537 POWERPC_FLAG_TGPR = 0x00000004,
538 POWERPC_FLAG_CE = 0x00000008,
539
540 POWERPC_FLAG_SE = 0x00000010,
541 POWERPC_FLAG_DWE = 0x00000020,
542 POWERPC_FLAG_UBLE = 0x00000040,
543
544 POWERPC_FLAG_BE = 0x00000080,
545 POWERPC_FLAG_DE = 0x00000100,
546
547 POWERPC_FLAG_PX = 0x00000200,
548 POWERPC_FLAG_PMM = 0x00000400,
549
550
551 POWERPC_FLAG_RTC_CLK = 0x00010000,
552 POWERPC_FLAG_BUS_CLK = 0x00020000,
553
554 POWERPC_FLAG_CFAR = 0x00040000,
555
556 POWERPC_FLAG_VSX = 0x00080000,
557
558 POWERPC_FLAG_TM = 0x00100000,
559};
560
561
562
563#define FPSCR_DRN2 34
564#define FPSCR_DRN1 33
565#define FPSCR_DRN0 32
566#define FPSCR_FX 31
567#define FPSCR_FEX 30
568#define FPSCR_VX 29
569#define FPSCR_OX 28
570#define FPSCR_UX 27
571#define FPSCR_ZX 26
572#define FPSCR_XX 25
573#define FPSCR_VXSNAN 24
574#define FPSCR_VXISI 23
575#define FPSCR_VXIDI 22
576#define FPSCR_VXZDZ 21
577#define FPSCR_VXIMZ 20
578#define FPSCR_VXVC 19
579#define FPSCR_FR 18
580#define FPSCR_FI 17
581#define FPSCR_C 16
582#define FPSCR_FL 15
583#define FPSCR_FG 14
584#define FPSCR_FE 13
585#define FPSCR_FU 12
586#define FPSCR_FPCC 12
587#define FPSCR_FPRF 12
588#define FPSCR_VXSOFT 10
589#define FPSCR_VXSQRT 9
590#define FPSCR_VXCVI 8
591#define FPSCR_VE 7
592#define FPSCR_OE 6
593#define FPSCR_UE 5
594#define FPSCR_ZE 4
595#define FPSCR_XE 3
596#define FPSCR_NI 2
597#define FPSCR_RN1 1
598#define FPSCR_RN0 0
599#define fpscr_drn (((env->fpscr) & FP_DRN) >> FPSCR_DRN0)
600#define fpscr_fex (((env->fpscr) >> FPSCR_FEX) & 0x1)
601#define fpscr_vx (((env->fpscr) >> FPSCR_VX) & 0x1)
602#define fpscr_ox (((env->fpscr) >> FPSCR_OX) & 0x1)
603#define fpscr_ux (((env->fpscr) >> FPSCR_UX) & 0x1)
604#define fpscr_zx (((env->fpscr) >> FPSCR_ZX) & 0x1)
605#define fpscr_xx (((env->fpscr) >> FPSCR_XX) & 0x1)
606#define fpscr_vxsnan (((env->fpscr) >> FPSCR_VXSNAN) & 0x1)
607#define fpscr_vxisi (((env->fpscr) >> FPSCR_VXISI) & 0x1)
608#define fpscr_vxidi (((env->fpscr) >> FPSCR_VXIDI) & 0x1)
609#define fpscr_vxzdz (((env->fpscr) >> FPSCR_VXZDZ) & 0x1)
610#define fpscr_vximz (((env->fpscr) >> FPSCR_VXIMZ) & 0x1)
611#define fpscr_vxvc (((env->fpscr) >> FPSCR_VXVC) & 0x1)
612#define fpscr_fpcc (((env->fpscr) >> FPSCR_FPCC) & 0xF)
613#define fpscr_vxsoft (((env->fpscr) >> FPSCR_VXSOFT) & 0x1)
614#define fpscr_vxsqrt (((env->fpscr) >> FPSCR_VXSQRT) & 0x1)
615#define fpscr_vxcvi (((env->fpscr) >> FPSCR_VXCVI) & 0x1)
616#define fpscr_ve (((env->fpscr) >> FPSCR_VE) & 0x1)
617#define fpscr_oe (((env->fpscr) >> FPSCR_OE) & 0x1)
618#define fpscr_ue (((env->fpscr) >> FPSCR_UE) & 0x1)
619#define fpscr_ze (((env->fpscr) >> FPSCR_ZE) & 0x1)
620#define fpscr_xe (((env->fpscr) >> FPSCR_XE) & 0x1)
621#define fpscr_ni (((env->fpscr) >> FPSCR_NI) & 0x1)
622#define fpscr_rn (((env->fpscr) >> FPSCR_RN0) & 0x3)
623
624#define fpscr_ix ((env->fpscr) & ((1 << FPSCR_VXSNAN) | (1 << FPSCR_VXISI) | \
625 (1 << FPSCR_VXIDI) | (1 << FPSCR_VXZDZ) | \
626 (1 << FPSCR_VXIMZ) | (1 << FPSCR_VXVC) | \
627 (1 << FPSCR_VXSOFT) | (1 << FPSCR_VXSQRT) | \
628 (1 << FPSCR_VXCVI)))
629
630#define fpscr_ex (((env->fpscr) >> FPSCR_XX) & 0x1F)
631
632#define fpscr_eex (((env->fpscr) >> FPSCR_XX) & ((env->fpscr) >> FPSCR_XE) & \
633 0x1F)
634
635#define FP_DRN2 (1ull << FPSCR_DRN2)
636#define FP_DRN1 (1ull << FPSCR_DRN1)
637#define FP_DRN0 (1ull << FPSCR_DRN0)
638#define FP_DRN (FP_DRN2 | FP_DRN1 | FP_DRN0)
639#define FP_FX (1ull << FPSCR_FX)
640#define FP_FEX (1ull << FPSCR_FEX)
641#define FP_VX (1ull << FPSCR_VX)
642#define FP_OX (1ull << FPSCR_OX)
643#define FP_UX (1ull << FPSCR_UX)
644#define FP_ZX (1ull << FPSCR_ZX)
645#define FP_XX (1ull << FPSCR_XX)
646#define FP_VXSNAN (1ull << FPSCR_VXSNAN)
647#define FP_VXISI (1ull << FPSCR_VXISI)
648#define FP_VXIDI (1ull << FPSCR_VXIDI)
649#define FP_VXZDZ (1ull << FPSCR_VXZDZ)
650#define FP_VXIMZ (1ull << FPSCR_VXIMZ)
651#define FP_VXVC (1ull << FPSCR_VXVC)
652#define FP_FR (1ull << FPSCR_FR)
653#define FP_FI (1ull << FPSCR_FI)
654#define FP_C (1ull << FPSCR_C)
655#define FP_FL (1ull << FPSCR_FL)
656#define FP_FG (1ull << FPSCR_FG)
657#define FP_FE (1ull << FPSCR_FE)
658#define FP_FU (1ull << FPSCR_FU)
659#define FP_FPCC (FP_FL | FP_FG | FP_FE | FP_FU)
660#define FP_FPRF (FP_C | FP_FPCC)
661#define FP_VXSOFT (1ull << FPSCR_VXSOFT)
662#define FP_VXSQRT (1ull << FPSCR_VXSQRT)
663#define FP_VXCVI (1ull << FPSCR_VXCVI)
664#define FP_VE (1ull << FPSCR_VE)
665#define FP_OE (1ull << FPSCR_OE)
666#define FP_UE (1ull << FPSCR_UE)
667#define FP_ZE (1ull << FPSCR_ZE)
668#define FP_XE (1ull << FPSCR_XE)
669#define FP_NI (1ull << FPSCR_NI)
670#define FP_RN1 (1ull << FPSCR_RN1)
671#define FP_RN0 (1ull << FPSCR_RN0)
672#define FP_RN (FP_RN1 | FP_RN0)
673
674#define FP_ENABLES (FP_VE | FP_OE | FP_UE | FP_ZE | FP_XE)
675#define FP_STATUS (FP_FR | FP_FI | FP_FPRF)
676
677
678#define FP_EX_CLEAR_BITS (FP_FX | FP_OX | FP_UX | FP_ZX | \
679 FP_XX | FP_VXSNAN | FP_VXISI | FP_VXIDI | \
680 FP_VXZDZ | FP_VXIMZ | FP_VXVC | FP_VXSOFT | \
681 FP_VXSQRT | FP_VXCVI)
682
683
684
685#define VSCR_NJ 16
686#define VSCR_SAT 0
687
688
689
690
691#define MAS0_NV_SHIFT 0
692#define MAS0_NV_MASK (0xfff << MAS0_NV_SHIFT)
693
694#define MAS0_WQ_SHIFT 12
695#define MAS0_WQ_MASK (3 << MAS0_WQ_SHIFT)
696
697#define MAS0_WQ_ALWAYS (0 << MAS0_WQ_SHIFT)
698
699#define MAS0_WQ_COND (1 << MAS0_WQ_SHIFT)
700
701#define MAS0_WQ_CLR_RSRV (2 << MAS0_WQ_SHIFT)
702
703#define MAS0_HES_SHIFT 14
704#define MAS0_HES (1 << MAS0_HES_SHIFT)
705
706#define MAS0_ESEL_SHIFT 16
707#define MAS0_ESEL_MASK (0xfff << MAS0_ESEL_SHIFT)
708
709#define MAS0_TLBSEL_SHIFT 28
710#define MAS0_TLBSEL_MASK (3 << MAS0_TLBSEL_SHIFT)
711#define MAS0_TLBSEL_TLB0 (0 << MAS0_TLBSEL_SHIFT)
712#define MAS0_TLBSEL_TLB1 (1 << MAS0_TLBSEL_SHIFT)
713#define MAS0_TLBSEL_TLB2 (2 << MAS0_TLBSEL_SHIFT)
714#define MAS0_TLBSEL_TLB3 (3 << MAS0_TLBSEL_SHIFT)
715
716#define MAS0_ATSEL_SHIFT 31
717#define MAS0_ATSEL (1 << MAS0_ATSEL_SHIFT)
718#define MAS0_ATSEL_TLB 0
719#define MAS0_ATSEL_LRAT MAS0_ATSEL
720
721#define MAS1_TSIZE_SHIFT 7
722#define MAS1_TSIZE_MASK (0x1f << MAS1_TSIZE_SHIFT)
723
724#define MAS1_TS_SHIFT 12
725#define MAS1_TS (1 << MAS1_TS_SHIFT)
726
727#define MAS1_IND_SHIFT 13
728#define MAS1_IND (1 << MAS1_IND_SHIFT)
729
730#define MAS1_TID_SHIFT 16
731#define MAS1_TID_MASK (0x3fff << MAS1_TID_SHIFT)
732
733#define MAS1_IPROT_SHIFT 30
734#define MAS1_IPROT (1 << MAS1_IPROT_SHIFT)
735
736#define MAS1_VALID_SHIFT 31
737#define MAS1_VALID 0x80000000
738
739#define MAS2_EPN_SHIFT 12
740#define MAS2_EPN_MASK (~0ULL << MAS2_EPN_SHIFT)
741
742#define MAS2_ACM_SHIFT 6
743#define MAS2_ACM (1 << MAS2_ACM_SHIFT)
744
745#define MAS2_VLE_SHIFT 5
746#define MAS2_VLE (1 << MAS2_VLE_SHIFT)
747
748#define MAS2_W_SHIFT 4
749#define MAS2_W (1 << MAS2_W_SHIFT)
750
751#define MAS2_I_SHIFT 3
752#define MAS2_I (1 << MAS2_I_SHIFT)
753
754#define MAS2_M_SHIFT 2
755#define MAS2_M (1 << MAS2_M_SHIFT)
756
757#define MAS2_G_SHIFT 1
758#define MAS2_G (1 << MAS2_G_SHIFT)
759
760#define MAS2_E_SHIFT 0
761#define MAS2_E (1 << MAS2_E_SHIFT)
762
763#define MAS3_RPN_SHIFT 12
764#define MAS3_RPN_MASK (0xfffff << MAS3_RPN_SHIFT)
765
766#define MAS3_U0 0x00000200
767#define MAS3_U1 0x00000100
768#define MAS3_U2 0x00000080
769#define MAS3_U3 0x00000040
770#define MAS3_UX 0x00000020
771#define MAS3_SX 0x00000010
772#define MAS3_UW 0x00000008
773#define MAS3_SW 0x00000004
774#define MAS3_UR 0x00000002
775#define MAS3_SR 0x00000001
776#define MAS3_SPSIZE_SHIFT 1
777#define MAS3_SPSIZE_MASK (0x3e << MAS3_SPSIZE_SHIFT)
778
779#define MAS4_TLBSELD_SHIFT MAS0_TLBSEL_SHIFT
780#define MAS4_TLBSELD_MASK MAS0_TLBSEL_MASK
781#define MAS4_TIDSELD_MASK 0x00030000
782#define MAS4_TIDSELD_PID0 0x00000000
783#define MAS4_TIDSELD_PID1 0x00010000
784#define MAS4_TIDSELD_PID2 0x00020000
785#define MAS4_TIDSELD_PIDZ 0x00030000
786#define MAS4_INDD 0x00008000
787#define MAS4_TSIZED_SHIFT MAS1_TSIZE_SHIFT
788#define MAS4_TSIZED_MASK MAS1_TSIZE_MASK
789#define MAS4_ACMD 0x00000040
790#define MAS4_VLED 0x00000020
791#define MAS4_WD 0x00000010
792#define MAS4_ID 0x00000008
793#define MAS4_MD 0x00000004
794#define MAS4_GD 0x00000002
795#define MAS4_ED 0x00000001
796#define MAS4_WIMGED_MASK 0x0000001f
797#define MAS4_WIMGED_SHIFT 0
798
799#define MAS5_SGS 0x80000000
800#define MAS5_SLPID_MASK 0x00000fff
801
802#define MAS6_SPID0 0x3fff0000
803#define MAS6_SPID1 0x00007ffe
804#define MAS6_ISIZE(x) MAS1_TSIZE(x)
805#define MAS6_SAS 0x00000001
806#define MAS6_SPID MAS6_SPID0
807#define MAS6_SIND 0x00000002
808#define MAS6_SIND_SHIFT 1
809#define MAS6_SPID_MASK 0x3fff0000
810#define MAS6_SPID_SHIFT 16
811#define MAS6_ISIZE_MASK 0x00000f80
812#define MAS6_ISIZE_SHIFT 7
813
814#define MAS7_RPN 0xffffffff
815
816#define MAS8_TGS 0x80000000
817#define MAS8_VF 0x40000000
818#define MAS8_TLBPID 0x00000fff
819
820
821#define MMUCFG_MAVN 0x00000003
822#define MMUCFG_MAVN_V1 0x00000000
823#define MMUCFG_MAVN_V2 0x00000001
824#define MMUCFG_NTLBS 0x0000000c
825#define MMUCFG_PIDSIZE 0x000007c0
826#define MMUCFG_TWC 0x00008000
827#define MMUCFG_LRAT 0x00010000
828#define MMUCFG_RASIZE 0x00fe0000
829#define MMUCFG_LPIDSIZE 0x0f000000
830
831
832#define MMUCSR0_TLB1FI 0x00000002
833#define MMUCSR0_TLB0FI 0x00000004
834#define MMUCSR0_TLB2FI 0x00000040
835#define MMUCSR0_TLB3FI 0x00000020
836#define MMUCSR0_TLBFI (MMUCSR0_TLB0FI | MMUCSR0_TLB1FI | \
837 MMUCSR0_TLB2FI | MMUCSR0_TLB3FI)
838#define MMUCSR0_TLB0PS 0x00000780
839#define MMUCSR0_TLB1PS 0x00007800
840#define MMUCSR0_TLB2PS 0x00078000
841#define MMUCSR0_TLB3PS 0x00780000
842
843
844#define TLBnCFG_N_ENTRY 0x00000fff
845#define TLBnCFG_HES 0x00002000
846#define TLBnCFG_AVAIL 0x00004000
847#define TLBnCFG_IPROT 0x00008000
848#define TLBnCFG_GTWE 0x00010000
849#define TLBnCFG_IND 0x00020000
850#define TLBnCFG_PT 0x00040000
851#define TLBnCFG_MINSIZE 0x00f00000
852#define TLBnCFG_MINSIZE_SHIFT 20
853#define TLBnCFG_MAXSIZE 0x000f0000
854#define TLBnCFG_MAXSIZE_SHIFT 16
855#define TLBnCFG_ASSOC 0xff000000
856#define TLBnCFG_ASSOC_SHIFT 24
857
858
859#define TLBnPS_4K 0x00000004
860#define TLBnPS_8K 0x00000008
861#define TLBnPS_16K 0x00000010
862#define TLBnPS_32K 0x00000020
863#define TLBnPS_64K 0x00000040
864#define TLBnPS_128K 0x00000080
865#define TLBnPS_256K 0x00000100
866#define TLBnPS_512K 0x00000200
867#define TLBnPS_1M 0x00000400
868#define TLBnPS_2M 0x00000800
869#define TLBnPS_4M 0x00001000
870#define TLBnPS_8M 0x00002000
871#define TLBnPS_16M 0x00004000
872#define TLBnPS_32M 0x00008000
873#define TLBnPS_64M 0x00010000
874#define TLBnPS_128M 0x00020000
875#define TLBnPS_256M 0x00040000
876#define TLBnPS_512M 0x00080000
877#define TLBnPS_1G 0x00100000
878#define TLBnPS_2G 0x00200000
879#define TLBnPS_4G 0x00400000
880#define TLBnPS_8G 0x00800000
881#define TLBnPS_16G 0x01000000
882#define TLBnPS_32G 0x02000000
883#define TLBnPS_64G 0x04000000
884#define TLBnPS_128G 0x08000000
885#define TLBnPS_256G 0x10000000
886
887
888#define TLBILX_T_ALL 0
889#define TLBILX_T_TID 1
890#define TLBILX_T_FULLMATCH 3
891#define TLBILX_T_CLASS0 4
892#define TLBILX_T_CLASS1 5
893#define TLBILX_T_CLASS2 6
894#define TLBILX_T_CLASS3 7
895
896
897
898#define BOOKE206_FLUSH_TLB0 (1 << 0)
899#define BOOKE206_FLUSH_TLB1 (1 << 1)
900#define BOOKE206_FLUSH_TLB2 (1 << 2)
901#define BOOKE206_FLUSH_TLB3 (1 << 3)
902
903
904#define BOOKE206_MAX_TLBN 4
905
906#define EPID_EPID_SHIFT 0x0
907#define EPID_EPID 0xFF
908#define EPID_ELPID_SHIFT 0x10
909#define EPID_ELPID 0x3F0000
910#define EPID_EGS 0x20000000
911#define EPID_EGS_SHIFT 29
912#define EPID_EAS 0x40000000
913#define EPID_EAS_SHIFT 30
914#define EPID_EPR 0x80000000
915#define EPID_EPR_SHIFT 31
916
917#define EPID_MASK (EPID_EPID | EPID_EAS | EPID_EPR)
918
919
920
921
922#define DBELL_TYPE_SHIFT 27
923#define DBELL_TYPE_MASK (0x1f << DBELL_TYPE_SHIFT)
924#define DBELL_TYPE_DBELL (0x00 << DBELL_TYPE_SHIFT)
925#define DBELL_TYPE_DBELL_CRIT (0x01 << DBELL_TYPE_SHIFT)
926#define DBELL_TYPE_G_DBELL (0x02 << DBELL_TYPE_SHIFT)
927#define DBELL_TYPE_G_DBELL_CRIT (0x03 << DBELL_TYPE_SHIFT)
928#define DBELL_TYPE_G_DBELL_MC (0x04 << DBELL_TYPE_SHIFT)
929
930#define DBELL_TYPE_DBELL_SERVER (0x05 << DBELL_TYPE_SHIFT)
931
932#define DBELL_BRDCAST PPC_BIT(37)
933#define DBELL_LPIDTAG_SHIFT 14
934#define DBELL_LPIDTAG_MASK (0xfff << DBELL_LPIDTAG_SHIFT)
935#define DBELL_PIRTAG_MASK 0x3fff
936
937#define DBELL_PROCIDTAG_MASK PPC_BITMASK(44, 63)
938
939#define PPC_PAGE_SIZES_MAX_SZ 8
940
941struct ppc_radix_page_info {
942 uint32_t count;
943 uint32_t entries[PPC_PAGE_SIZES_MAX_SZ];
944};
945
946
947
948
949
950
951
952
953
954#define MMU_MODE8_SUFFIX _epl
955#define MMU_MODE9_SUFFIX _eps
956#define PPC_TLB_EPID_LOAD 8
957#define PPC_TLB_EPID_STORE 9
958
959#define PPC_CPU_OPCODES_LEN 0x40
960#define PPC_CPU_INDIRECT_OPCODES_LEN 0x20
961
962struct CPUPPCState {
963
964
965
966
967
968 target_ulong gpr[32];
969
970 target_ulong gprh[32];
971
972 target_ulong lr;
973
974 target_ulong ctr;
975
976 uint32_t crf[8];
977#if defined(TARGET_PPC64)
978
979 target_ulong cfar;
980#endif
981
982 target_ulong xer;
983 target_ulong so;
984 target_ulong ov;
985 target_ulong ca;
986 target_ulong ov32;
987 target_ulong ca32;
988
989 target_ulong reserve_addr;
990
991 target_ulong reserve_val;
992 target_ulong reserve_val2;
993
994
995
996 target_ulong msr;
997
998 target_ulong tgpr[4];
999
1000
1001 float_status fp_status;
1002
1003 target_ulong fpscr;
1004
1005
1006 target_ulong nip;
1007
1008
1009 uint64_t retxh;
1010
1011
1012 int access_type;
1013
1014
1015#if !defined(CONFIG_USER_ONLY)
1016#if defined(TARGET_PPC64)
1017
1018 ppc_slb_t slb[MAX_SLB_ENTRIES];
1019
1020#endif
1021
1022 target_ulong sr[32];
1023
1024 uint32_t nb_BATs;
1025 target_ulong DBAT[2][8];
1026 target_ulong IBAT[2][8];
1027
1028 int32_t nb_tlb;
1029 int tlb_per_way;
1030 int nb_ways;
1031 int last_way;
1032 int id_tlbs;
1033 int nb_pids;
1034 int tlb_type;
1035 ppc_tlb_t tlb;
1036
1037 target_ulong pb[4];
1038 bool tlb_dirty;
1039 bool kvm_sw_tlb;
1040 uint32_t tlb_need_flush;
1041#define TLB_NEED_LOCAL_FLUSH 0x1
1042#define TLB_NEED_GLOBAL_FLUSH 0x2
1043#endif
1044
1045
1046
1047 target_ulong spr[1024];
1048 ppc_spr_t spr_cb[1024];
1049
1050 uint32_t vscr;
1051
1052 ppc_vsr_t vsr[64] QEMU_ALIGNED(16);
1053
1054 ppc_vsr_t vscr_sat QEMU_ALIGNED(16);
1055
1056 uint64_t spe_acc;
1057 uint32_t spe_fscr;
1058
1059
1060
1061
1062 float_status vec_status;
1063
1064
1065
1066 ppc_tb_t *tb_env;
1067
1068 ppc_dcr_t *dcr_env;
1069
1070 int dcache_line_size;
1071 int icache_line_size;
1072
1073
1074
1075 target_ulong msr_mask;
1076 powerpc_mmu_t mmu_model;
1077 powerpc_excp_t excp_model;
1078 powerpc_input_t bus_model;
1079 int bfd_mach;
1080 uint32_t flags;
1081 uint64_t insns_flags;
1082 uint64_t insns_flags2;
1083#if defined(TARGET_PPC64)
1084 ppc_slb_t vrma_slb;
1085 target_ulong rmls;
1086#endif
1087
1088 int error_code;
1089 uint32_t pending_interrupts;
1090#if !defined(CONFIG_USER_ONLY)
1091
1092
1093
1094
1095 uint32_t irq_input_state;
1096 void **irq_inputs;
1097
1098 target_ulong excp_vectors[POWERPC_EXCP_NB];
1099 target_ulong excp_prefix;
1100 target_ulong ivor_mask;
1101 target_ulong ivpr_mask;
1102 target_ulong hreset_vector;
1103 hwaddr mpic_iack;
1104
1105 bool mpic_proxy;
1106
1107
1108
1109
1110 bool has_hv_mode;
1111
1112
1113
1114
1115
1116
1117 bool resume_as_sreset;
1118#endif
1119
1120
1121 target_ulong hflags;
1122 target_ulong hflags_nmsr;
1123 int immu_idx;
1124 int dmmu_idx;
1125
1126
1127 int (*check_pow)(CPUPPCState *env);
1128
1129#if !defined(CONFIG_USER_ONLY)
1130 void *load_info;
1131#endif
1132
1133
1134
1135
1136
1137
1138
1139
1140
1141
1142
1143 uint8_t fit_period[4];
1144 uint8_t wdt_period[4];
1145
1146
1147 target_ulong tm_gpr[32];
1148 ppc_avr_t tm_vsr[64];
1149 uint64_t tm_cr;
1150 uint64_t tm_lr;
1151 uint64_t tm_ctr;
1152 uint64_t tm_fpscr;
1153 uint64_t tm_amr;
1154 uint64_t tm_ppr;
1155 uint64_t tm_vrsave;
1156 uint32_t tm_vscr;
1157 uint64_t tm_dscr;
1158 uint64_t tm_tar;
1159};
1160
1161#define SET_FIT_PERIOD(a_, b_, c_, d_) \
1162do { \
1163 env->fit_period[0] = (a_); \
1164 env->fit_period[1] = (b_); \
1165 env->fit_period[2] = (c_); \
1166 env->fit_period[3] = (d_); \
1167 } while (0)
1168
1169#define SET_WDT_PERIOD(a_, b_, c_, d_) \
1170do { \
1171 env->wdt_period[0] = (a_); \
1172 env->wdt_period[1] = (b_); \
1173 env->wdt_period[2] = (c_); \
1174 env->wdt_period[3] = (d_); \
1175 } while (0)
1176
1177typedef struct PPCVirtualHypervisor PPCVirtualHypervisor;
1178typedef struct PPCVirtualHypervisorClass PPCVirtualHypervisorClass;
1179
1180
1181
1182
1183
1184
1185
1186
1187
1188struct PowerPCCPU {
1189
1190 CPUState parent_obj;
1191
1192
1193 CPUNegativeOffsetState neg;
1194 CPUPPCState env;
1195
1196 int vcpu_id;
1197 uint32_t compat_pvr;
1198 PPCVirtualHypervisor *vhyp;
1199 void *machine_data;
1200 int32_t node_id;
1201 PPCHash64Options *hash64_opts;
1202
1203
1204
1205 opc_handler_t *opcodes[PPC_CPU_OPCODES_LEN];
1206
1207
1208 bool pre_2_8_migration;
1209 target_ulong mig_msr_mask;
1210 uint64_t mig_insns_flags;
1211 uint64_t mig_insns_flags2;
1212 uint32_t mig_nb_BATs;
1213 bool pre_2_10_migration;
1214 bool pre_3_0_migration;
1215 int32_t mig_slb_nr;
1216};
1217
1218
1219PowerPCCPUClass *ppc_cpu_class_by_pvr(uint32_t pvr);
1220PowerPCCPUClass *ppc_cpu_class_by_pvr_mask(uint32_t pvr);
1221PowerPCCPUClass *ppc_cpu_get_family_class(PowerPCCPUClass *pcc);
1222
1223struct PPCVirtualHypervisor {
1224 Object parent;
1225};
1226
1227struct PPCVirtualHypervisorClass {
1228 InterfaceClass parent;
1229 void (*hypercall)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1230 hwaddr (*hpt_mask)(PPCVirtualHypervisor *vhyp);
1231 const ppc_hash_pte64_t *(*map_hptes)(PPCVirtualHypervisor *vhyp,
1232 hwaddr ptex, int n);
1233 void (*unmap_hptes)(PPCVirtualHypervisor *vhyp,
1234 const ppc_hash_pte64_t *hptes,
1235 hwaddr ptex, int n);
1236 void (*hpte_set_c)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
1237 void (*hpte_set_r)(PPCVirtualHypervisor *vhyp, hwaddr ptex, uint64_t pte1);
1238 void (*get_pate)(PPCVirtualHypervisor *vhyp, ppc_v3_pate_t *entry);
1239 target_ulong (*encode_hpt_for_kvm_pr)(PPCVirtualHypervisor *vhyp);
1240#ifndef CONFIG_USER_ONLY
1241 void (*cpu_exec_enter)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1242 void (*cpu_exec_exit)(PPCVirtualHypervisor *vhyp, PowerPCCPU *cpu);
1243#endif
1244};
1245
1246#define TYPE_PPC_VIRTUAL_HYPERVISOR "ppc-virtual-hypervisor"
1247#define PPC_VIRTUAL_HYPERVISOR(obj) \
1248 OBJECT_CHECK(PPCVirtualHypervisor, (obj), TYPE_PPC_VIRTUAL_HYPERVISOR)
1249#define PPC_VIRTUAL_HYPERVISOR_CLASS(klass) \
1250 OBJECT_CLASS_CHECK(PPCVirtualHypervisorClass, (klass), \
1251 TYPE_PPC_VIRTUAL_HYPERVISOR)
1252#define PPC_VIRTUAL_HYPERVISOR_GET_CLASS(obj) \
1253 OBJECT_GET_CLASS(PPCVirtualHypervisorClass, (obj), \
1254 TYPE_PPC_VIRTUAL_HYPERVISOR)
1255
1256void ppc_cpu_do_interrupt(CPUState *cpu);
1257bool ppc_cpu_exec_interrupt(CPUState *cpu, int int_req);
1258void ppc_cpu_dump_state(CPUState *cpu, FILE *f, int flags);
1259void ppc_cpu_dump_statistics(CPUState *cpu, int flags);
1260hwaddr ppc_cpu_get_phys_page_debug(CPUState *cpu, vaddr addr);
1261int ppc_cpu_gdb_read_register(CPUState *cpu, uint8_t *buf, int reg);
1262int ppc_cpu_gdb_read_register_apple(CPUState *cpu, uint8_t *buf, int reg);
1263int ppc_cpu_gdb_write_register(CPUState *cpu, uint8_t *buf, int reg);
1264int ppc_cpu_gdb_write_register_apple(CPUState *cpu, uint8_t *buf, int reg);
1265#ifndef CONFIG_USER_ONLY
1266void ppc_gdb_gen_spr_xml(PowerPCCPU *cpu);
1267const char *ppc_gdb_get_dynamic_xml(CPUState *cs, const char *xml_name);
1268#endif
1269int ppc64_cpu_write_elf64_note(WriteCoreDumpFunction f, CPUState *cs,
1270 int cpuid, void *opaque);
1271int ppc32_cpu_write_elf32_note(WriteCoreDumpFunction f, CPUState *cs,
1272 int cpuid, void *opaque);
1273#ifndef CONFIG_USER_ONLY
1274void ppc_cpu_do_system_reset(CPUState *cs);
1275extern const VMStateDescription vmstate_ppc_cpu;
1276#endif
1277
1278
1279void ppc_translate_init(void);
1280
1281
1282
1283
1284
1285int cpu_ppc_signal_handler(int host_signum, void *pinfo, void *puc);
1286bool ppc_cpu_tlb_fill(CPUState *cs, vaddr address, int size,
1287 MMUAccessType access_type, int mmu_idx,
1288 bool probe, uintptr_t retaddr);
1289
1290#if !defined(CONFIG_USER_ONLY)
1291void ppc_store_sdr1(CPUPPCState *env, target_ulong value);
1292void ppc_store_ptcr(CPUPPCState *env, target_ulong value);
1293#endif
1294void ppc_store_msr(CPUPPCState *env, target_ulong value);
1295
1296void ppc_cpu_list(void);
1297
1298
1299#ifndef NO_CPU_IO_DEFS
1300uint64_t cpu_ppc_load_tbl(CPUPPCState *env);
1301uint32_t cpu_ppc_load_tbu(CPUPPCState *env);
1302void cpu_ppc_store_tbu(CPUPPCState *env, uint32_t value);
1303void cpu_ppc_store_tbl(CPUPPCState *env, uint32_t value);
1304uint64_t cpu_ppc_load_atbl(CPUPPCState *env);
1305uint32_t cpu_ppc_load_atbu(CPUPPCState *env);
1306void cpu_ppc_store_atbl(CPUPPCState *env, uint32_t value);
1307void cpu_ppc_store_atbu(CPUPPCState *env, uint32_t value);
1308bool ppc_decr_clear_on_delivery(CPUPPCState *env);
1309target_ulong cpu_ppc_load_decr(CPUPPCState *env);
1310void cpu_ppc_store_decr(CPUPPCState *env, target_ulong value);
1311target_ulong cpu_ppc_load_hdecr(CPUPPCState *env);
1312void cpu_ppc_store_hdecr(CPUPPCState *env, target_ulong value);
1313uint64_t cpu_ppc_load_purr(CPUPPCState *env);
1314uint32_t cpu_ppc601_load_rtcl(CPUPPCState *env);
1315uint32_t cpu_ppc601_load_rtcu(CPUPPCState *env);
1316#if !defined(CONFIG_USER_ONLY)
1317void cpu_ppc601_store_rtcl(CPUPPCState *env, uint32_t value);
1318void cpu_ppc601_store_rtcu(CPUPPCState *env, uint32_t value);
1319target_ulong load_40x_pit(CPUPPCState *env);
1320void store_40x_pit(CPUPPCState *env, target_ulong val);
1321void store_40x_dbcr0(CPUPPCState *env, uint32_t val);
1322void store_40x_sler(CPUPPCState *env, uint32_t val);
1323void store_booke_tcr(CPUPPCState *env, target_ulong val);
1324void store_booke_tsr(CPUPPCState *env, target_ulong val);
1325void ppc_tlb_invalidate_all(CPUPPCState *env);
1326void ppc_tlb_invalidate_one(CPUPPCState *env, target_ulong addr);
1327void cpu_ppc_set_vhyp(PowerPCCPU *cpu, PPCVirtualHypervisor *vhyp);
1328#endif
1329#endif
1330
1331void store_fpscr(CPUPPCState *env, uint64_t arg, uint32_t mask);
1332
1333static inline uint64_t ppc_dump_gpr(CPUPPCState *env, int gprn)
1334{
1335 uint64_t gprv;
1336
1337 gprv = env->gpr[gprn];
1338 if (env->flags & POWERPC_FLAG_SPE) {
1339
1340
1341
1342
1343 gprv &= 0xFFFFFFFFULL;
1344 gprv |= (uint64_t)env->gprh[gprn] << 32;
1345 }
1346
1347 return gprv;
1348}
1349
1350
1351int ppc_dcr_read(ppc_dcr_t *dcr_env, int dcrn, uint32_t *valp);
1352int ppc_dcr_write(ppc_dcr_t *dcr_env, int dcrn, uint32_t val);
1353
1354#define POWERPC_CPU_TYPE_SUFFIX "-" TYPE_POWERPC_CPU
1355#define POWERPC_CPU_TYPE_NAME(model) model POWERPC_CPU_TYPE_SUFFIX
1356#define CPU_RESOLVING_TYPE TYPE_POWERPC_CPU
1357
1358#define cpu_signal_handler cpu_ppc_signal_handler
1359#define cpu_list ppc_cpu_list
1360
1361
1362#define MMU_USER_IDX 0
1363static inline int cpu_mmu_index(CPUPPCState *env, bool ifetch)
1364{
1365 return ifetch ? env->immu_idx : env->dmmu_idx;
1366}
1367
1368
1369#if defined(TARGET_PPC64)
1370bool ppc_check_compat(PowerPCCPU *cpu, uint32_t compat_pvr,
1371 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
1372bool ppc_type_check_compat(const char *cputype, uint32_t compat_pvr,
1373 uint32_t min_compat_pvr, uint32_t max_compat_pvr);
1374
1375void ppc_set_compat(PowerPCCPU *cpu, uint32_t compat_pvr, Error **errp);
1376
1377#if !defined(CONFIG_USER_ONLY)
1378void ppc_set_compat_all(uint32_t compat_pvr, Error **errp);
1379#endif
1380int ppc_compat_max_vthreads(PowerPCCPU *cpu);
1381void ppc_compat_add_property(Object *obj, const char *name,
1382 uint32_t *compat_pvr, const char *basedesc,
1383 Error **errp);
1384#endif
1385
1386typedef CPUPPCState CPUArchState;
1387typedef PowerPCCPU ArchCPU;
1388
1389#include "exec/cpu-all.h"
1390
1391
1392
1393#define CRF_LT_BIT 3
1394#define CRF_GT_BIT 2
1395#define CRF_EQ_BIT 1
1396#define CRF_SO_BIT 0
1397#define CRF_LT (1 << CRF_LT_BIT)
1398#define CRF_GT (1 << CRF_GT_BIT)
1399#define CRF_EQ (1 << CRF_EQ_BIT)
1400#define CRF_SO (1 << CRF_SO_BIT)
1401
1402#define CRF_CH (1 << CRF_LT_BIT)
1403#define CRF_CL (1 << CRF_GT_BIT)
1404#define CRF_CH_OR_CL (1 << CRF_EQ_BIT)
1405#define CRF_CH_AND_CL (1 << CRF_SO_BIT)
1406
1407
1408#define XER_SO 31
1409#define XER_OV 30
1410#define XER_CA 29
1411#define XER_OV32 19
1412#define XER_CA32 18
1413#define XER_CMP 8
1414#define XER_BC 0
1415#define xer_so (env->so)
1416#define xer_ov (env->ov)
1417#define xer_ca (env->ca)
1418#define xer_ov32 (env->ov)
1419#define xer_ca32 (env->ca)
1420#define xer_cmp ((env->xer >> XER_CMP) & 0xFF)
1421#define xer_bc ((env->xer >> XER_BC) & 0x7F)
1422
1423
1424#define SPR_MQ (0x000)
1425#define SPR_XER (0x001)
1426#define SPR_601_VRTCU (0x004)
1427#define SPR_601_VRTCL (0x005)
1428#define SPR_601_UDECR (0x006)
1429#define SPR_LR (0x008)
1430#define SPR_CTR (0x009)
1431#define SPR_UAMR (0x00D)
1432#define SPR_DSCR (0x011)
1433#define SPR_DSISR (0x012)
1434#define SPR_DAR (0x013)
1435#define SPR_601_RTCU (0x014)
1436#define SPR_601_RTCL (0x015)
1437#define SPR_DECR (0x016)
1438#define SPR_SDR1 (0x019)
1439#define SPR_SRR0 (0x01A)
1440#define SPR_SRR1 (0x01B)
1441#define SPR_CFAR (0x01C)
1442#define SPR_AMR (0x01D)
1443#define SPR_ACOP (0x01F)
1444#define SPR_BOOKE_PID (0x030)
1445#define SPR_BOOKS_PID (0x030)
1446#define SPR_BOOKE_DECAR (0x036)
1447#define SPR_BOOKE_CSRR0 (0x03A)
1448#define SPR_BOOKE_CSRR1 (0x03B)
1449#define SPR_BOOKE_DEAR (0x03D)
1450#define SPR_IAMR (0x03D)
1451#define SPR_BOOKE_ESR (0x03E)
1452#define SPR_BOOKE_IVPR (0x03F)
1453#define SPR_MPC_EIE (0x050)
1454#define SPR_MPC_EID (0x051)
1455#define SPR_MPC_NRI (0x052)
1456#define SPR_TFHAR (0x080)
1457#define SPR_TFIAR (0x081)
1458#define SPR_TEXASR (0x082)
1459#define SPR_TEXASRU (0x083)
1460#define SPR_UCTRL (0x088)
1461#define SPR_TIDR (0x090)
1462#define SPR_MPC_CMPA (0x090)
1463#define SPR_MPC_CMPB (0x091)
1464#define SPR_MPC_CMPC (0x092)
1465#define SPR_MPC_CMPD (0x093)
1466#define SPR_MPC_ECR (0x094)
1467#define SPR_MPC_DER (0x095)
1468#define SPR_MPC_COUNTA (0x096)
1469#define SPR_MPC_COUNTB (0x097)
1470#define SPR_CTRL (0x098)
1471#define SPR_MPC_CMPE (0x098)
1472#define SPR_MPC_CMPF (0x099)
1473#define SPR_FSCR (0x099)
1474#define SPR_MPC_CMPG (0x09A)
1475#define SPR_MPC_CMPH (0x09B)
1476#define SPR_MPC_LCTRL1 (0x09C)
1477#define SPR_MPC_LCTRL2 (0x09D)
1478#define SPR_UAMOR (0x09D)
1479#define SPR_MPC_ICTRL (0x09E)
1480#define SPR_MPC_BAR (0x09F)
1481#define SPR_PSPB (0x09F)
1482#define SPR_DPDES (0x0B0)
1483#define SPR_DAWR (0x0B4)
1484#define SPR_RPR (0x0BA)
1485#define SPR_CIABR (0x0BB)
1486#define SPR_DAWRX (0x0BC)
1487#define SPR_HFSCR (0x0BE)
1488#define SPR_VRSAVE (0x100)
1489#define SPR_USPRG0 (0x100)
1490#define SPR_USPRG1 (0x101)
1491#define SPR_USPRG2 (0x102)
1492#define SPR_USPRG3 (0x103)
1493#define SPR_USPRG4 (0x104)
1494#define SPR_USPRG5 (0x105)
1495#define SPR_USPRG6 (0x106)
1496#define SPR_USPRG7 (0x107)
1497#define SPR_VTBL (0x10C)
1498#define SPR_VTBU (0x10D)
1499#define SPR_SPRG0 (0x110)
1500#define SPR_SPRG1 (0x111)
1501#define SPR_SPRG2 (0x112)
1502#define SPR_SPRG3 (0x113)
1503#define SPR_SPRG4 (0x114)
1504#define SPR_SCOMC (0x114)
1505#define SPR_SPRG5 (0x115)
1506#define SPR_SCOMD (0x115)
1507#define SPR_SPRG6 (0x116)
1508#define SPR_SPRG7 (0x117)
1509#define SPR_ASR (0x118)
1510#define SPR_EAR (0x11A)
1511#define SPR_TBL (0x11C)
1512#define SPR_TBU (0x11D)
1513#define SPR_TBU40 (0x11E)
1514#define SPR_SVR (0x11E)
1515#define SPR_BOOKE_PIR (0x11E)
1516#define SPR_PVR (0x11F)
1517#define SPR_HSPRG0 (0x130)
1518#define SPR_BOOKE_DBSR (0x130)
1519#define SPR_HSPRG1 (0x131)
1520#define SPR_HDSISR (0x132)
1521#define SPR_HDAR (0x133)
1522#define SPR_BOOKE_EPCR (0x133)
1523#define SPR_SPURR (0x134)
1524#define SPR_BOOKE_DBCR0 (0x134)
1525#define SPR_IBCR (0x135)
1526#define SPR_PURR (0x135)
1527#define SPR_BOOKE_DBCR1 (0x135)
1528#define SPR_DBCR (0x136)
1529#define SPR_HDEC (0x136)
1530#define SPR_BOOKE_DBCR2 (0x136)
1531#define SPR_HIOR (0x137)
1532#define SPR_MBAR (0x137)
1533#define SPR_RMOR (0x138)
1534#define SPR_BOOKE_IAC1 (0x138)
1535#define SPR_HRMOR (0x139)
1536#define SPR_BOOKE_IAC2 (0x139)
1537#define SPR_HSRR0 (0x13A)
1538#define SPR_BOOKE_IAC3 (0x13A)
1539#define SPR_HSRR1 (0x13B)
1540#define SPR_BOOKE_IAC4 (0x13B)
1541#define SPR_BOOKE_DAC1 (0x13C)
1542#define SPR_MMCRH (0x13C)
1543#define SPR_DABR2 (0x13D)
1544#define SPR_BOOKE_DAC2 (0x13D)
1545#define SPR_TFMR (0x13D)
1546#define SPR_BOOKE_DVC1 (0x13E)
1547#define SPR_LPCR (0x13E)
1548#define SPR_BOOKE_DVC2 (0x13F)
1549#define SPR_LPIDR (0x13F)
1550#define SPR_BOOKE_TSR (0x150)
1551#define SPR_HMER (0x150)
1552#define SPR_HMEER (0x151)
1553#define SPR_PCR (0x152)
1554#define SPR_BOOKE_LPIDR (0x152)
1555#define SPR_BOOKE_TCR (0x154)
1556#define SPR_BOOKE_TLB0PS (0x158)
1557#define SPR_BOOKE_TLB1PS (0x159)
1558#define SPR_BOOKE_TLB2PS (0x15A)
1559#define SPR_BOOKE_TLB3PS (0x15B)
1560#define SPR_AMOR (0x15D)
1561#define SPR_BOOKE_MAS7_MAS3 (0x174)
1562#define SPR_BOOKE_IVOR0 (0x190)
1563#define SPR_BOOKE_IVOR1 (0x191)
1564#define SPR_BOOKE_IVOR2 (0x192)
1565#define SPR_BOOKE_IVOR3 (0x193)
1566#define SPR_BOOKE_IVOR4 (0x194)
1567#define SPR_BOOKE_IVOR5 (0x195)
1568#define SPR_BOOKE_IVOR6 (0x196)
1569#define SPR_BOOKE_IVOR7 (0x197)
1570#define SPR_BOOKE_IVOR8 (0x198)
1571#define SPR_BOOKE_IVOR9 (0x199)
1572#define SPR_BOOKE_IVOR10 (0x19A)
1573#define SPR_BOOKE_IVOR11 (0x19B)
1574#define SPR_BOOKE_IVOR12 (0x19C)
1575#define SPR_BOOKE_IVOR13 (0x19D)
1576#define SPR_BOOKE_IVOR14 (0x19E)
1577#define SPR_BOOKE_IVOR15 (0x19F)
1578#define SPR_BOOKE_IVOR38 (0x1B0)
1579#define SPR_BOOKE_IVOR39 (0x1B1)
1580#define SPR_BOOKE_IVOR40 (0x1B2)
1581#define SPR_BOOKE_IVOR41 (0x1B3)
1582#define SPR_BOOKE_IVOR42 (0x1B4)
1583#define SPR_BOOKE_GIVOR2 (0x1B8)
1584#define SPR_BOOKE_GIVOR3 (0x1B9)
1585#define SPR_BOOKE_GIVOR4 (0x1BA)
1586#define SPR_BOOKE_GIVOR8 (0x1BB)
1587#define SPR_BOOKE_GIVOR13 (0x1BC)
1588#define SPR_BOOKE_GIVOR14 (0x1BD)
1589#define SPR_TIR (0x1BE)
1590#define SPR_PTCR (0x1D0)
1591#define SPR_BOOKE_SPEFSCR (0x200)
1592#define SPR_Exxx_BBEAR (0x201)
1593#define SPR_Exxx_BBTAR (0x202)
1594#define SPR_Exxx_L1CFG0 (0x203)
1595#define SPR_Exxx_L1CFG1 (0x204)
1596#define SPR_Exxx_NPIDR (0x205)
1597#define SPR_ATBL (0x20E)
1598#define SPR_ATBU (0x20F)
1599#define SPR_IBAT0U (0x210)
1600#define SPR_BOOKE_IVOR32 (0x210)
1601#define SPR_RCPU_MI_GRA (0x210)
1602#define SPR_IBAT0L (0x211)
1603#define SPR_BOOKE_IVOR33 (0x211)
1604#define SPR_IBAT1U (0x212)
1605#define SPR_BOOKE_IVOR34 (0x212)
1606#define SPR_IBAT1L (0x213)
1607#define SPR_BOOKE_IVOR35 (0x213)
1608#define SPR_IBAT2U (0x214)
1609#define SPR_BOOKE_IVOR36 (0x214)
1610#define SPR_IBAT2L (0x215)
1611#define SPR_BOOKE_IVOR37 (0x215)
1612#define SPR_IBAT3U (0x216)
1613#define SPR_IBAT3L (0x217)
1614#define SPR_DBAT0U (0x218)
1615#define SPR_RCPU_L2U_GRA (0x218)
1616#define SPR_DBAT0L (0x219)
1617#define SPR_DBAT1U (0x21A)
1618#define SPR_DBAT1L (0x21B)
1619#define SPR_DBAT2U (0x21C)
1620#define SPR_DBAT2L (0x21D)
1621#define SPR_DBAT3U (0x21E)
1622#define SPR_DBAT3L (0x21F)
1623#define SPR_IBAT4U (0x230)
1624#define SPR_RPCU_BBCMCR (0x230)
1625#define SPR_MPC_IC_CST (0x230)
1626#define SPR_Exxx_CTXCR (0x230)
1627#define SPR_IBAT4L (0x231)
1628#define SPR_MPC_IC_ADR (0x231)
1629#define SPR_Exxx_DBCR3 (0x231)
1630#define SPR_IBAT5U (0x232)
1631#define SPR_MPC_IC_DAT (0x232)
1632#define SPR_Exxx_DBCNT (0x232)
1633#define SPR_IBAT5L (0x233)
1634#define SPR_IBAT6U (0x234)
1635#define SPR_IBAT6L (0x235)
1636#define SPR_IBAT7U (0x236)
1637#define SPR_IBAT7L (0x237)
1638#define SPR_DBAT4U (0x238)
1639#define SPR_RCPU_L2U_MCR (0x238)
1640#define SPR_MPC_DC_CST (0x238)
1641#define SPR_Exxx_ALTCTXCR (0x238)
1642#define SPR_DBAT4L (0x239)
1643#define SPR_MPC_DC_ADR (0x239)
1644#define SPR_DBAT5U (0x23A)
1645#define SPR_BOOKE_MCSRR0 (0x23A)
1646#define SPR_MPC_DC_DAT (0x23A)
1647#define SPR_DBAT5L (0x23B)
1648#define SPR_BOOKE_MCSRR1 (0x23B)
1649#define SPR_DBAT6U (0x23C)
1650#define SPR_BOOKE_MCSR (0x23C)
1651#define SPR_DBAT6L (0x23D)
1652#define SPR_Exxx_MCAR (0x23D)
1653#define SPR_DBAT7U (0x23E)
1654#define SPR_BOOKE_DSRR0 (0x23E)
1655#define SPR_DBAT7L (0x23F)
1656#define SPR_BOOKE_DSRR1 (0x23F)
1657#define SPR_BOOKE_SPRG8 (0x25C)
1658#define SPR_BOOKE_SPRG9 (0x25D)
1659#define SPR_BOOKE_MAS0 (0x270)
1660#define SPR_BOOKE_MAS1 (0x271)
1661#define SPR_BOOKE_MAS2 (0x272)
1662#define SPR_BOOKE_MAS3 (0x273)
1663#define SPR_BOOKE_MAS4 (0x274)
1664#define SPR_BOOKE_MAS5 (0x275)
1665#define SPR_BOOKE_MAS6 (0x276)
1666#define SPR_BOOKE_PID1 (0x279)
1667#define SPR_BOOKE_PID2 (0x27A)
1668#define SPR_MPC_DPDR (0x280)
1669#define SPR_MPC_IMMR (0x288)
1670#define SPR_BOOKE_TLB0CFG (0x2B0)
1671#define SPR_BOOKE_TLB1CFG (0x2B1)
1672#define SPR_BOOKE_TLB2CFG (0x2B2)
1673#define SPR_BOOKE_TLB3CFG (0x2B3)
1674#define SPR_BOOKE_EPR (0x2BE)
1675#define SPR_PERF0 (0x300)
1676#define SPR_RCPU_MI_RBA0 (0x300)
1677#define SPR_MPC_MI_CTR (0x300)
1678#define SPR_POWER_USIER (0x300)
1679#define SPR_PERF1 (0x301)
1680#define SPR_RCPU_MI_RBA1 (0x301)
1681#define SPR_POWER_UMMCR2 (0x301)
1682#define SPR_PERF2 (0x302)
1683#define SPR_RCPU_MI_RBA2 (0x302)
1684#define SPR_MPC_MI_AP (0x302)
1685#define SPR_POWER_UMMCRA (0x302)
1686#define SPR_PERF3 (0x303)
1687#define SPR_RCPU_MI_RBA3 (0x303)
1688#define SPR_MPC_MI_EPN (0x303)
1689#define SPR_POWER_UPMC1 (0x303)
1690#define SPR_PERF4 (0x304)
1691#define SPR_POWER_UPMC2 (0x304)
1692#define SPR_PERF5 (0x305)
1693#define SPR_MPC_MI_TWC (0x305)
1694#define SPR_POWER_UPMC3 (0x305)
1695#define SPR_PERF6 (0x306)
1696#define SPR_MPC_MI_RPN (0x306)
1697#define SPR_POWER_UPMC4 (0x306)
1698#define SPR_PERF7 (0x307)
1699#define SPR_POWER_UPMC5 (0x307)
1700#define SPR_PERF8 (0x308)
1701#define SPR_RCPU_L2U_RBA0 (0x308)
1702#define SPR_MPC_MD_CTR (0x308)
1703#define SPR_POWER_UPMC6 (0x308)
1704#define SPR_PERF9 (0x309)
1705#define SPR_RCPU_L2U_RBA1 (0x309)
1706#define SPR_MPC_MD_CASID (0x309)
1707#define SPR_970_UPMC7 (0X309)
1708#define SPR_PERFA (0x30A)
1709#define SPR_RCPU_L2U_RBA2 (0x30A)
1710#define SPR_MPC_MD_AP (0x30A)
1711#define SPR_970_UPMC8 (0X30A)
1712#define SPR_PERFB (0x30B)
1713#define SPR_RCPU_L2U_RBA3 (0x30B)
1714#define SPR_MPC_MD_EPN (0x30B)
1715#define SPR_POWER_UMMCR0 (0X30B)
1716#define SPR_PERFC (0x30C)
1717#define SPR_MPC_MD_TWB (0x30C)
1718#define SPR_POWER_USIAR (0X30C)
1719#define SPR_PERFD (0x30D)
1720#define SPR_MPC_MD_TWC (0x30D)
1721#define SPR_POWER_USDAR (0X30D)
1722#define SPR_PERFE (0x30E)
1723#define SPR_MPC_MD_RPN (0x30E)
1724#define SPR_POWER_UMMCR1 (0X30E)
1725#define SPR_PERFF (0x30F)
1726#define SPR_MPC_MD_TW (0x30F)
1727#define SPR_UPERF0 (0x310)
1728#define SPR_POWER_SIER (0x310)
1729#define SPR_UPERF1 (0x311)
1730#define SPR_POWER_MMCR2 (0x311)
1731#define SPR_UPERF2 (0x312)
1732#define SPR_POWER_MMCRA (0X312)
1733#define SPR_UPERF3 (0x313)
1734#define SPR_POWER_PMC1 (0X313)
1735#define SPR_UPERF4 (0x314)
1736#define SPR_POWER_PMC2 (0X314)
1737#define SPR_UPERF5 (0x315)
1738#define SPR_POWER_PMC3 (0X315)
1739#define SPR_UPERF6 (0x316)
1740#define SPR_POWER_PMC4 (0X316)
1741#define SPR_UPERF7 (0x317)
1742#define SPR_POWER_PMC5 (0X317)
1743#define SPR_UPERF8 (0x318)
1744#define SPR_POWER_PMC6 (0X318)
1745#define SPR_UPERF9 (0x319)
1746#define SPR_970_PMC7 (0X319)
1747#define SPR_UPERFA (0x31A)
1748#define SPR_970_PMC8 (0X31A)
1749#define SPR_UPERFB (0x31B)
1750#define SPR_POWER_MMCR0 (0X31B)
1751#define SPR_UPERFC (0x31C)
1752#define SPR_POWER_SIAR (0X31C)
1753#define SPR_UPERFD (0x31D)
1754#define SPR_POWER_SDAR (0X31D)
1755#define SPR_UPERFE (0x31E)
1756#define SPR_POWER_MMCR1 (0X31E)
1757#define SPR_UPERFF (0x31F)
1758#define SPR_RCPU_MI_RA0 (0x320)
1759#define SPR_MPC_MI_DBCAM (0x320)
1760#define SPR_BESCRS (0x320)
1761#define SPR_RCPU_MI_RA1 (0x321)
1762#define SPR_MPC_MI_DBRAM0 (0x321)
1763#define SPR_BESCRSU (0x321)
1764#define SPR_RCPU_MI_RA2 (0x322)
1765#define SPR_MPC_MI_DBRAM1 (0x322)
1766#define SPR_BESCRR (0x322)
1767#define SPR_RCPU_MI_RA3 (0x323)
1768#define SPR_BESCRRU (0x323)
1769#define SPR_EBBHR (0x324)
1770#define SPR_EBBRR (0x325)
1771#define SPR_BESCR (0x326)
1772#define SPR_RCPU_L2U_RA0 (0x328)
1773#define SPR_MPC_MD_DBCAM (0x328)
1774#define SPR_RCPU_L2U_RA1 (0x329)
1775#define SPR_MPC_MD_DBRAM0 (0x329)
1776#define SPR_RCPU_L2U_RA2 (0x32A)
1777#define SPR_MPC_MD_DBRAM1 (0x32A)
1778#define SPR_RCPU_L2U_RA3 (0x32B)
1779#define SPR_TAR (0x32F)
1780#define SPR_IC (0x350)
1781#define SPR_VTB (0x351)
1782#define SPR_MMCRC (0x353)
1783#define SPR_PSSCR (0x357)
1784#define SPR_440_INV0 (0x370)
1785#define SPR_440_INV1 (0x371)
1786#define SPR_440_INV2 (0x372)
1787#define SPR_440_INV3 (0x373)
1788#define SPR_440_ITV0 (0x374)
1789#define SPR_440_ITV1 (0x375)
1790#define SPR_440_ITV2 (0x376)
1791#define SPR_440_ITV3 (0x377)
1792#define SPR_440_CCR1 (0x378)
1793#define SPR_TACR (0x378)
1794#define SPR_TCSCR (0x379)
1795#define SPR_CSIGR (0x37a)
1796#define SPR_DCRIPR (0x37B)
1797#define SPR_POWER_SPMC1 (0x37C)
1798#define SPR_POWER_SPMC2 (0x37D)
1799#define SPR_POWER_MMCRS (0x37E)
1800#define SPR_WORT (0x37F)
1801#define SPR_PPR (0x380)
1802#define SPR_750_GQR0 (0x390)
1803#define SPR_440_DNV0 (0x390)
1804#define SPR_750_GQR1 (0x391)
1805#define SPR_440_DNV1 (0x391)
1806#define SPR_750_GQR2 (0x392)
1807#define SPR_440_DNV2 (0x392)
1808#define SPR_750_GQR3 (0x393)
1809#define SPR_440_DNV3 (0x393)
1810#define SPR_750_GQR4 (0x394)
1811#define SPR_440_DTV0 (0x394)
1812#define SPR_750_GQR5 (0x395)
1813#define SPR_440_DTV1 (0x395)
1814#define SPR_750_GQR6 (0x396)
1815#define SPR_440_DTV2 (0x396)
1816#define SPR_750_GQR7 (0x397)
1817#define SPR_440_DTV3 (0x397)
1818#define SPR_750_THRM4 (0x398)
1819#define SPR_750CL_HID2 (0x398)
1820#define SPR_440_DVLIM (0x398)
1821#define SPR_750_WPAR (0x399)
1822#define SPR_440_IVLIM (0x399)
1823#define SPR_TSCR (0x399)
1824#define SPR_750_DMAU (0x39A)
1825#define SPR_750_DMAL (0x39B)
1826#define SPR_440_RSTCFG (0x39B)
1827#define SPR_BOOKE_DCDBTRL (0x39C)
1828#define SPR_BOOKE_DCDBTRH (0x39D)
1829#define SPR_BOOKE_ICDBTRL (0x39E)
1830#define SPR_BOOKE_ICDBTRH (0x39F)
1831#define SPR_74XX_UMMCR2 (0x3A0)
1832#define SPR_7XX_UPMC5 (0x3A1)
1833#define SPR_7XX_UPMC6 (0x3A2)
1834#define SPR_UBAMR (0x3A7)
1835#define SPR_7XX_UMMCR0 (0x3A8)
1836#define SPR_7XX_UPMC1 (0x3A9)
1837#define SPR_7XX_UPMC2 (0x3AA)
1838#define SPR_7XX_USIAR (0x3AB)
1839#define SPR_7XX_UMMCR1 (0x3AC)
1840#define SPR_7XX_UPMC3 (0x3AD)
1841#define SPR_7XX_UPMC4 (0x3AE)
1842#define SPR_USDA (0x3AF)
1843#define SPR_40x_ZPR (0x3B0)
1844#define SPR_BOOKE_MAS7 (0x3B0)
1845#define SPR_74XX_MMCR2 (0x3B0)
1846#define SPR_7XX_PMC5 (0x3B1)
1847#define SPR_40x_PID (0x3B1)
1848#define SPR_7XX_PMC6 (0x3B2)
1849#define SPR_440_MMUCR (0x3B2)
1850#define SPR_4xx_CCR0 (0x3B3)
1851#define SPR_BOOKE_EPLC (0x3B3)
1852#define SPR_405_IAC3 (0x3B4)
1853#define SPR_BOOKE_EPSC (0x3B4)
1854#define SPR_405_IAC4 (0x3B5)
1855#define SPR_405_DVC1 (0x3B6)
1856#define SPR_405_DVC2 (0x3B7)
1857#define SPR_BAMR (0x3B7)
1858#define SPR_7XX_MMCR0 (0x3B8)
1859#define SPR_7XX_PMC1 (0x3B9)
1860#define SPR_40x_SGR (0x3B9)
1861#define SPR_7XX_PMC2 (0x3BA)
1862#define SPR_40x_DCWR (0x3BA)
1863#define SPR_7XX_SIAR (0x3BB)
1864#define SPR_405_SLER (0x3BB)
1865#define SPR_7XX_MMCR1 (0x3BC)
1866#define SPR_405_SU0R (0x3BC)
1867#define SPR_401_SKR (0x3BC)
1868#define SPR_7XX_PMC3 (0x3BD)
1869#define SPR_405_DBCR1 (0x3BD)
1870#define SPR_7XX_PMC4 (0x3BE)
1871#define SPR_SDA (0x3BF)
1872#define SPR_403_VTBL (0x3CC)
1873#define SPR_403_VTBU (0x3CD)
1874#define SPR_DMISS (0x3D0)
1875#define SPR_DCMP (0x3D1)
1876#define SPR_HASH1 (0x3D2)
1877#define SPR_HASH2 (0x3D3)
1878#define SPR_BOOKE_ICDBDR (0x3D3)
1879#define SPR_TLBMISS (0x3D4)
1880#define SPR_IMISS (0x3D4)
1881#define SPR_40x_ESR (0x3D4)
1882#define SPR_PTEHI (0x3D5)
1883#define SPR_ICMP (0x3D5)
1884#define SPR_40x_DEAR (0x3D5)
1885#define SPR_PTELO (0x3D6)
1886#define SPR_RPA (0x3D6)
1887#define SPR_40x_EVPR (0x3D6)
1888#define SPR_L3PM (0x3D7)
1889#define SPR_403_CDBCR (0x3D7)
1890#define SPR_L3ITCR0 (0x3D8)
1891#define SPR_TCR (0x3D8)
1892#define SPR_40x_TSR (0x3D8)
1893#define SPR_IBR (0x3DA)
1894#define SPR_40x_TCR (0x3DA)
1895#define SPR_ESASRR (0x3DB)
1896#define SPR_40x_PIT (0x3DB)
1897#define SPR_403_TBL (0x3DC)
1898#define SPR_403_TBU (0x3DD)
1899#define SPR_SEBR (0x3DE)
1900#define SPR_40x_SRR2 (0x3DE)
1901#define SPR_SER (0x3DF)
1902#define SPR_40x_SRR3 (0x3DF)
1903#define SPR_L3OHCR (0x3E8)
1904#define SPR_L3ITCR1 (0x3E9)
1905#define SPR_L3ITCR2 (0x3EA)
1906#define SPR_L3ITCR3 (0x3EB)
1907#define SPR_HID0 (0x3F0)
1908#define SPR_40x_DBSR (0x3F0)
1909#define SPR_HID1 (0x3F1)
1910#define SPR_IABR (0x3F2)
1911#define SPR_40x_DBCR0 (0x3F2)
1912#define SPR_601_HID2 (0x3F2)
1913#define SPR_Exxx_L1CSR0 (0x3F2)
1914#define SPR_ICTRL (0x3F3)
1915#define SPR_HID2 (0x3F3)
1916#define SPR_750CL_HID4 (0x3F3)
1917#define SPR_Exxx_L1CSR1 (0x3F3)
1918#define SPR_440_DBDR (0x3F3)
1919#define SPR_LDSTDB (0x3F4)
1920#define SPR_750_TDCL (0x3F4)
1921#define SPR_40x_IAC1 (0x3F4)
1922#define SPR_MMUCSR0 (0x3F4)
1923#define SPR_970_HID4 (0x3F4)
1924#define SPR_DABR (0x3F5)
1925#define DABR_MASK (~(target_ulong)0x7)
1926#define SPR_Exxx_BUCSR (0x3F5)
1927#define SPR_40x_IAC2 (0x3F5)
1928#define SPR_601_HID5 (0x3F5)
1929#define SPR_40x_DAC1 (0x3F6)
1930#define SPR_MSSCR0 (0x3F6)
1931#define SPR_970_HID5 (0x3F6)
1932#define SPR_MSSSR0 (0x3F7)
1933#define SPR_MSSCR1 (0x3F7)
1934#define SPR_DABRX (0x3F7)
1935#define SPR_40x_DAC2 (0x3F7)
1936#define SPR_MMUCFG (0x3F7)
1937#define SPR_LDSTCR (0x3F8)
1938#define SPR_L2PMCR (0x3F8)
1939#define SPR_750FX_HID2 (0x3F8)
1940#define SPR_Exxx_L1FINV0 (0x3F8)
1941#define SPR_L2CR (0x3F9)
1942#define SPR_L3CR (0x3FA)
1943#define SPR_750_TDCH (0x3FA)
1944#define SPR_IABR2 (0x3FA)
1945#define SPR_40x_DCCR (0x3FA)
1946#define SPR_ICTC (0x3FB)
1947#define SPR_40x_ICCR (0x3FB)
1948#define SPR_THRM1 (0x3FC)
1949#define SPR_403_PBL1 (0x3FC)
1950#define SPR_SP (0x3FD)
1951#define SPR_THRM2 (0x3FD)
1952#define SPR_403_PBU1 (0x3FD)
1953#define SPR_604_HID13 (0x3FD)
1954#define SPR_LT (0x3FE)
1955#define SPR_THRM3 (0x3FE)
1956#define SPR_RCPU_FPECR (0x3FE)
1957#define SPR_403_PBL2 (0x3FE)
1958#define SPR_PIR (0x3FF)
1959#define SPR_403_PBU2 (0x3FF)
1960#define SPR_601_HID15 (0x3FF)
1961#define SPR_604_HID15 (0x3FF)
1962#define SPR_E500_SVR (0x3FF)
1963
1964
1965#define EPCR_DMIUH (1 << 22)
1966
1967#define EPCR_DGTMI (1 << 23)
1968
1969#define EPCR_GICM (1 << 24)
1970
1971#define EPCR_ICM (1 << 25)
1972
1973#define EPCR_DUVD (1 << 26)
1974
1975#define EPCR_ISIGS (1 << 27)
1976
1977#define EPCR_DSIGS (1 << 28)
1978
1979#define EPCR_ITLBGS (1 << 29)
1980
1981#define EPCR_DTLBGS (1 << 30)
1982
1983#define EPCR_EXTGS (1 << 31)
1984
1985#define L1CSR0_CPE 0x00010000
1986#define L1CSR0_CUL 0x00000400
1987#define L1CSR0_DCLFR 0x00000100
1988#define L1CSR0_DCFI 0x00000002
1989#define L1CSR0_DCE 0x00000001
1990
1991#define L1CSR1_CPE 0x00010000
1992#define L1CSR1_ICUL 0x00000400
1993#define L1CSR1_ICLFR 0x00000100
1994#define L1CSR1_ICFI 0x00000002
1995#define L1CSR1_ICE 0x00000001
1996
1997
1998#define HID0_DEEPNAP (1 << 24)
1999#define HID0_DOZE (1 << 23)
2000#define HID0_NAP (1 << 22)
2001#define HID0_HILE PPC_BIT(19)
2002#define HID0_POWER9_HILE PPC_BIT(4)
2003
2004
2005
2006enum {
2007 PPC_NONE = 0x0000000000000000ULL,
2008
2009 PPC_INSNS_BASE = 0x0000000000000001ULL,
2010
2011#define PPC_INTEGER PPC_INSNS_BASE
2012
2013#define PPC_FLOW PPC_INSNS_BASE
2014
2015#define PPC_MEM PPC_INSNS_BASE
2016
2017#define PPC_RES PPC_INSNS_BASE
2018
2019#define PPC_MISC PPC_INSNS_BASE
2020
2021
2022 PPC_POWER = 0x0000000000000002ULL,
2023
2024 PPC_POWER2 = 0x0000000000000004ULL,
2025
2026 PPC_POWER_RTC = 0x0000000000000008ULL,
2027
2028 PPC_POWER_BR = 0x0000000000000010ULL,
2029
2030 PPC_64B = 0x0000000000000020ULL,
2031
2032 PPC_64BX = 0x0000000000000040ULL,
2033
2034 PPC_64H = 0x0000000000000080ULL,
2035
2036 PPC_WAIT = 0x0000000000000100ULL,
2037
2038 PPC_MFTB = 0x0000000000000200ULL,
2039
2040
2041
2042 PPC_602_SPEC = 0x0000000000000400ULL,
2043
2044 PPC_ISEL = 0x0000000000000800ULL,
2045
2046 PPC_POPCNTB = 0x0000000000001000ULL,
2047
2048 PPC_STRING = 0x0000000000002000ULL,
2049
2050 PPC_CILDST = 0x0000000000004000ULL,
2051
2052
2053
2054 PPC_FLOAT = 0x0000000000010000ULL,
2055
2056 PPC_FLOAT_EXT = 0x0000000000020000ULL,
2057 PPC_FLOAT_FSQRT = 0x0000000000040000ULL,
2058 PPC_FLOAT_FRES = 0x0000000000080000ULL,
2059 PPC_FLOAT_FRSQRTE = 0x0000000000100000ULL,
2060 PPC_FLOAT_FRSQRTES = 0x0000000000200000ULL,
2061 PPC_FLOAT_FSEL = 0x0000000000400000ULL,
2062 PPC_FLOAT_STFIWX = 0x0000000000800000ULL,
2063
2064
2065
2066 PPC_ALTIVEC = 0x0000000001000000ULL,
2067
2068 PPC_SPE = 0x0000000002000000ULL,
2069
2070 PPC_SPE_SINGLE = 0x0000000004000000ULL,
2071
2072 PPC_SPE_DOUBLE = 0x0000000008000000ULL,
2073
2074
2075 PPC_MEM_TLBIA = 0x0000000010000000ULL,
2076 PPC_MEM_TLBIE = 0x0000000020000000ULL,
2077 PPC_MEM_TLBSYNC = 0x0000000040000000ULL,
2078
2079 PPC_MEM_SYNC = 0x0000000080000000ULL,
2080
2081 PPC_MEM_EIEIO = 0x0000000100000000ULL,
2082
2083
2084 PPC_CACHE = 0x0000000200000000ULL,
2085
2086 PPC_CACHE_ICBI = 0x0000000400000000ULL,
2087
2088 PPC_CACHE_DCBZ = 0x0000000800000000ULL,
2089
2090 PPC_CACHE_DCBA = 0x0000002000000000ULL,
2091
2092 PPC_CACHE_LOCK = 0x0000004000000000ULL,
2093
2094
2095
2096 PPC_EXTERN = 0x0000010000000000ULL,
2097
2098 PPC_SEGMENT = 0x0000020000000000ULL,
2099
2100 PPC_6xx_TLB = 0x0000040000000000ULL,
2101
2102 PPC_74xx_TLB = 0x0000080000000000ULL,
2103
2104 PPC_40x_TLB = 0x0000100000000000ULL,
2105
2106 PPC_SEGMENT_64B = 0x0000200000000000ULL,
2107
2108 PPC_SLBI = 0x0000400000000000ULL,
2109
2110
2111 PPC_WRTEE = 0x0001000000000000ULL,
2112
2113 PPC_40x_EXCP = 0x0002000000000000ULL,
2114
2115 PPC_405_MAC = 0x0004000000000000ULL,
2116
2117 PPC_440_SPEC = 0x0008000000000000ULL,
2118
2119 PPC_BOOKE = 0x0010000000000000ULL,
2120
2121 PPC_MFAPIDI = 0x0020000000000000ULL,
2122
2123 PPC_TLBIVA = 0x0040000000000000ULL,
2124
2125 PPC_TLBIVAX = 0x0080000000000000ULL,
2126
2127 PPC_4xx_COMMON = 0x0100000000000000ULL,
2128
2129 PPC_40x_ICBT = 0x0200000000000000ULL,
2130
2131 PPC_RFMCI = 0x0400000000000000ULL,
2132
2133 PPC_RFDI = 0x0800000000000000ULL,
2134
2135 PPC_DCR = 0x1000000000000000ULL,
2136
2137 PPC_DCRX = 0x2000000000000000ULL,
2138
2139 PPC_DCRUX = 0x4000000000000000ULL,
2140
2141 PPC_POPCNTWD = 0x8000000000000000ULL,
2142
2143#define PPC_TCG_INSNS (PPC_INSNS_BASE | PPC_POWER | PPC_POWER2 \
2144 | PPC_POWER_RTC | PPC_POWER_BR | PPC_64B \
2145 | PPC_64BX | PPC_64H | PPC_WAIT | PPC_MFTB \
2146 | PPC_602_SPEC | PPC_ISEL | PPC_POPCNTB \
2147 | PPC_STRING | PPC_FLOAT | PPC_FLOAT_EXT \
2148 | PPC_FLOAT_FSQRT | PPC_FLOAT_FRES \
2149 | PPC_FLOAT_FRSQRTE | PPC_FLOAT_FRSQRTES \
2150 | PPC_FLOAT_FSEL | PPC_FLOAT_STFIWX \
2151 | PPC_ALTIVEC | PPC_SPE | PPC_SPE_SINGLE \
2152 | PPC_SPE_DOUBLE | PPC_MEM_TLBIA \
2153 | PPC_MEM_TLBIE | PPC_MEM_TLBSYNC \
2154 | PPC_MEM_SYNC | PPC_MEM_EIEIO \
2155 | PPC_CACHE | PPC_CACHE_ICBI \
2156 | PPC_CACHE_DCBZ \
2157 | PPC_CACHE_DCBA | PPC_CACHE_LOCK \
2158 | PPC_EXTERN | PPC_SEGMENT | PPC_6xx_TLB \
2159 | PPC_74xx_TLB | PPC_40x_TLB | PPC_SEGMENT_64B \
2160 | PPC_SLBI | PPC_WRTEE | PPC_40x_EXCP \
2161 | PPC_405_MAC | PPC_440_SPEC | PPC_BOOKE \
2162 | PPC_MFAPIDI | PPC_TLBIVA | PPC_TLBIVAX \
2163 | PPC_4xx_COMMON | PPC_40x_ICBT | PPC_RFMCI \
2164 | PPC_RFDI | PPC_DCR | PPC_DCRX | PPC_DCRUX \
2165 | PPC_POPCNTWD | PPC_CILDST)
2166
2167
2168
2169
2170 PPC2_BOOKE206 = 0x0000000000000001ULL,
2171
2172 PPC2_VSX = 0x0000000000000002ULL,
2173
2174 PPC2_DFP = 0x0000000000000004ULL,
2175
2176 PPC2_PRCNTL = 0x0000000000000008ULL,
2177
2178 PPC2_DBRX = 0x0000000000000010ULL,
2179
2180 PPC2_ISA205 = 0x0000000000000020ULL,
2181
2182 PPC2_VSX207 = 0x0000000000000040ULL,
2183
2184 PPC2_PERM_ISA206 = 0x0000000000000080ULL,
2185
2186 PPC2_DIVE_ISA206 = 0x0000000000000100ULL,
2187
2188 PPC2_ATOMIC_ISA206 = 0x0000000000000200ULL,
2189
2190 PPC2_FP_CVT_ISA206 = 0x0000000000000400ULL,
2191
2192 PPC2_FP_TST_ISA206 = 0x0000000000000800ULL,
2193
2194 PPC2_BCTAR_ISA207 = 0x0000000000001000ULL,
2195
2196 PPC2_LSQ_ISA207 = 0x0000000000002000ULL,
2197
2198 PPC2_ALTIVEC_207 = 0x0000000000004000ULL,
2199
2200 PPC2_ISA207S = 0x0000000000008000ULL,
2201
2202 PPC2_FP_CVT_S64 = 0x0000000000010000ULL,
2203
2204 PPC2_TM = 0x0000000000020000ULL,
2205
2206 PPC2_PM_ISA206 = 0x0000000000040000ULL,
2207
2208 PPC2_ISA300 = 0x0000000000080000ULL,
2209
2210#define PPC_TCG_INSNS2 (PPC2_BOOKE206 | PPC2_VSX | PPC2_PRCNTL | PPC2_DBRX | \
2211 PPC2_ISA205 | PPC2_VSX207 | PPC2_PERM_ISA206 | \
2212 PPC2_DIVE_ISA206 | PPC2_ATOMIC_ISA206 | \
2213 PPC2_FP_CVT_ISA206 | PPC2_FP_TST_ISA206 | \
2214 PPC2_BCTAR_ISA207 | PPC2_LSQ_ISA207 | \
2215 PPC2_ALTIVEC_207 | PPC2_ISA207S | PPC2_DFP | \
2216 PPC2_FP_CVT_S64 | PPC2_TM | PPC2_PM_ISA206 | \
2217 PPC2_ISA300)
2218};
2219
2220
2221
2222
2223
2224
2225enum {
2226
2227 ACCESS_USER = 0x00,
2228 ACCESS_SUPER = 0x01,
2229
2230 ACCESS_CODE = 0x10,
2231 ACCESS_INT = 0x20,
2232 ACCESS_FLOAT = 0x30,
2233 ACCESS_RES = 0x40,
2234 ACCESS_EXT = 0x50,
2235 ACCESS_CACHE = 0x60,
2236};
2237
2238
2239
2240
2241
2242
2243enum {
2244
2245 PPC6xx_INPUT_HRESET = 0,
2246 PPC6xx_INPUT_SRESET = 1,
2247 PPC6xx_INPUT_CKSTP_IN = 2,
2248 PPC6xx_INPUT_MCP = 3,
2249 PPC6xx_INPUT_SMI = 4,
2250 PPC6xx_INPUT_INT = 5,
2251 PPC6xx_INPUT_TBEN = 6,
2252 PPC6xx_INPUT_WAKEUP = 7,
2253 PPC6xx_INPUT_NB,
2254};
2255
2256enum {
2257
2258 PPCBookE_INPUT_HRESET = 0,
2259 PPCBookE_INPUT_SRESET = 1,
2260 PPCBookE_INPUT_CKSTP_IN = 2,
2261 PPCBookE_INPUT_MCP = 3,
2262 PPCBookE_INPUT_SMI = 4,
2263 PPCBookE_INPUT_INT = 5,
2264 PPCBookE_INPUT_CINT = 6,
2265 PPCBookE_INPUT_NB,
2266};
2267
2268enum {
2269
2270 PPCE500_INPUT_RESET_CORE = 0,
2271 PPCE500_INPUT_MCK = 1,
2272 PPCE500_INPUT_CINT = 3,
2273 PPCE500_INPUT_INT = 4,
2274 PPCE500_INPUT_DEBUG = 6,
2275 PPCE500_INPUT_NB,
2276};
2277
2278enum {
2279
2280 PPC40x_INPUT_RESET_CORE = 0,
2281 PPC40x_INPUT_RESET_CHIP = 1,
2282 PPC40x_INPUT_RESET_SYS = 2,
2283 PPC40x_INPUT_CINT = 3,
2284 PPC40x_INPUT_INT = 4,
2285 PPC40x_INPUT_HALT = 5,
2286 PPC40x_INPUT_DEBUG = 6,
2287 PPC40x_INPUT_NB,
2288};
2289
2290enum {
2291
2292 PPCRCPU_INPUT_PORESET = 0,
2293 PPCRCPU_INPUT_HRESET = 1,
2294 PPCRCPU_INPUT_SRESET = 2,
2295 PPCRCPU_INPUT_IRQ0 = 3,
2296 PPCRCPU_INPUT_IRQ1 = 4,
2297 PPCRCPU_INPUT_IRQ2 = 5,
2298 PPCRCPU_INPUT_IRQ3 = 6,
2299 PPCRCPU_INPUT_IRQ4 = 7,
2300 PPCRCPU_INPUT_IRQ5 = 8,
2301 PPCRCPU_INPUT_IRQ6 = 9,
2302 PPCRCPU_INPUT_IRQ7 = 10,
2303 PPCRCPU_INPUT_NB,
2304};
2305
2306#if defined(TARGET_PPC64)
2307enum {
2308
2309 PPC970_INPUT_HRESET = 0,
2310 PPC970_INPUT_SRESET = 1,
2311 PPC970_INPUT_CKSTP = 2,
2312 PPC970_INPUT_TBEN = 3,
2313 PPC970_INPUT_MCP = 4,
2314 PPC970_INPUT_INT = 5,
2315 PPC970_INPUT_THINT = 6,
2316 PPC970_INPUT_NB,
2317};
2318
2319enum {
2320
2321 POWER7_INPUT_INT = 0,
2322
2323
2324
2325
2326
2327 POWER7_INPUT_NB,
2328};
2329
2330enum {
2331
2332 POWER9_INPUT_INT = 0,
2333 POWER9_INPUT_HINT = 1,
2334 POWER9_INPUT_NB,
2335};
2336#endif
2337
2338
2339enum {
2340
2341 PPC_INTERRUPT_RESET = 0,
2342 PPC_INTERRUPT_WAKEUP,
2343 PPC_INTERRUPT_MCK,
2344 PPC_INTERRUPT_EXT,
2345 PPC_INTERRUPT_SMI,
2346 PPC_INTERRUPT_CEXT,
2347 PPC_INTERRUPT_DEBUG,
2348 PPC_INTERRUPT_THERM,
2349
2350 PPC_INTERRUPT_DECR,
2351 PPC_INTERRUPT_HDECR,
2352 PPC_INTERRUPT_PIT,
2353 PPC_INTERRUPT_FIT,
2354 PPC_INTERRUPT_WDT,
2355 PPC_INTERRUPT_CDOORBELL,
2356 PPC_INTERRUPT_DOORBELL,
2357 PPC_INTERRUPT_PERFM,
2358 PPC_INTERRUPT_HMI,
2359 PPC_INTERRUPT_HDOORBELL,
2360 PPC_INTERRUPT_HVIRT,
2361};
2362
2363
2364enum {
2365 PCR_COMPAT_2_05 = PPC_BIT(62),
2366 PCR_COMPAT_2_06 = PPC_BIT(61),
2367 PCR_COMPAT_2_07 = PPC_BIT(60),
2368 PCR_COMPAT_3_00 = PPC_BIT(59),
2369 PCR_VEC_DIS = PPC_BIT(0),
2370 PCR_VSX_DIS = PPC_BIT(1),
2371 PCR_TM_DIS = PPC_BIT(2),
2372};
2373
2374
2375enum {
2376 HMER_MALFUNCTION_ALERT = PPC_BIT(0),
2377 HMER_PROC_RECV_DONE = PPC_BIT(2),
2378 HMER_PROC_RECV_ERROR_MASKED = PPC_BIT(3),
2379 HMER_TFAC_ERROR = PPC_BIT(4),
2380 HMER_TFMR_PARITY_ERROR = PPC_BIT(5),
2381 HMER_XSCOM_FAIL = PPC_BIT(8),
2382 HMER_XSCOM_DONE = PPC_BIT(9),
2383 HMER_PROC_RECV_AGAIN = PPC_BIT(11),
2384 HMER_WARN_RISE = PPC_BIT(14),
2385 HMER_WARN_FALL = PPC_BIT(15),
2386 HMER_SCOM_FIR_HMI = PPC_BIT(16),
2387 HMER_TRIG_FIR_HMI = PPC_BIT(17),
2388 HMER_HYP_RESOURCE_ERR = PPC_BIT(20),
2389 HMER_XSCOM_STATUS_MASK = PPC_BITMASK(21, 23),
2390};
2391
2392
2393enum {
2394 AIL_NONE = 0,
2395 AIL_RESERVED = 1,
2396 AIL_0001_8000 = 2,
2397 AIL_C000_0000_0000_4000 = 3,
2398};
2399
2400
2401
2402#define is_isa300(ctx) (!!(ctx->insns_flags2 & PPC2_ISA300))
2403target_ulong cpu_read_xer(CPUPPCState *env);
2404void cpu_write_xer(CPUPPCState *env, target_ulong xer);
2405
2406
2407
2408
2409
2410#define is_book3s_arch2x(ctx) (!!((ctx)->insns_flags & PPC_SEGMENT_64B))
2411
2412static inline void cpu_get_tb_cpu_state(CPUPPCState *env, target_ulong *pc,
2413 target_ulong *cs_base, uint32_t *flags)
2414{
2415 *pc = env->nip;
2416 *cs_base = 0;
2417 *flags = env->hflags;
2418}
2419
2420void QEMU_NORETURN raise_exception(CPUPPCState *env, uint32_t exception);
2421void QEMU_NORETURN raise_exception_ra(CPUPPCState *env, uint32_t exception,
2422 uintptr_t raddr);
2423void QEMU_NORETURN raise_exception_err(CPUPPCState *env, uint32_t exception,
2424 uint32_t error_code);
2425void QEMU_NORETURN raise_exception_err_ra(CPUPPCState *env, uint32_t exception,
2426 uint32_t error_code, uintptr_t raddr);
2427
2428#if !defined(CONFIG_USER_ONLY)
2429static inline int booke206_tlbm_id(CPUPPCState *env, ppcmas_tlb_t *tlbm)
2430{
2431 uintptr_t tlbml = (uintptr_t)tlbm;
2432 uintptr_t tlbl = (uintptr_t)env->tlb.tlbm;
2433
2434 return (tlbml - tlbl) / sizeof(env->tlb.tlbm[0]);
2435}
2436
2437static inline int booke206_tlb_size(CPUPPCState *env, int tlbn)
2438{
2439 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2440 int r = tlbncfg & TLBnCFG_N_ENTRY;
2441 return r;
2442}
2443
2444static inline int booke206_tlb_ways(CPUPPCState *env, int tlbn)
2445{
2446 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2447 int r = tlbncfg >> TLBnCFG_ASSOC_SHIFT;
2448 return r;
2449}
2450
2451static inline int booke206_tlbm_to_tlbn(CPUPPCState *env, ppcmas_tlb_t *tlbm)
2452{
2453 int id = booke206_tlbm_id(env, tlbm);
2454 int end = 0;
2455 int i;
2456
2457 for (i = 0; i < BOOKE206_MAX_TLBN; i++) {
2458 end += booke206_tlb_size(env, i);
2459 if (id < end) {
2460 return i;
2461 }
2462 }
2463
2464 cpu_abort(env_cpu(env), "Unknown TLBe: %d\n", id);
2465 return 0;
2466}
2467
2468static inline int booke206_tlbm_to_way(CPUPPCState *env, ppcmas_tlb_t *tlb)
2469{
2470 int tlbn = booke206_tlbm_to_tlbn(env, tlb);
2471 int tlbid = booke206_tlbm_id(env, tlb);
2472 return tlbid & (booke206_tlb_ways(env, tlbn) - 1);
2473}
2474
2475static inline ppcmas_tlb_t *booke206_get_tlbm(CPUPPCState *env, const int tlbn,
2476 target_ulong ea, int way)
2477{
2478 int r;
2479 uint32_t ways = booke206_tlb_ways(env, tlbn);
2480 int ways_bits = ctz32(ways);
2481 int tlb_bits = ctz32(booke206_tlb_size(env, tlbn));
2482 int i;
2483
2484 way &= ways - 1;
2485 ea >>= MAS2_EPN_SHIFT;
2486 ea &= (1 << (tlb_bits - ways_bits)) - 1;
2487 r = (ea << ways_bits) | way;
2488
2489 if (r >= booke206_tlb_size(env, tlbn)) {
2490 return NULL;
2491 }
2492
2493
2494 for (i = 0; i < tlbn; i++) {
2495 r += booke206_tlb_size(env, i);
2496 }
2497
2498 return &env->tlb.tlbm[r];
2499}
2500
2501
2502static inline uint32_t booke206_tlbnps(CPUPPCState *env, const int tlbn)
2503{
2504 uint32_t ret = 0;
2505
2506 if ((env->spr[SPR_MMUCFG] & MMUCFG_MAVN) == MMUCFG_MAVN_V2) {
2507
2508 ret = env->spr[SPR_BOOKE_TLB0PS + tlbn];
2509 } else {
2510 uint32_t tlbncfg = env->spr[SPR_BOOKE_TLB0CFG + tlbn];
2511 uint32_t min = (tlbncfg & TLBnCFG_MINSIZE) >> TLBnCFG_MINSIZE_SHIFT;
2512 uint32_t max = (tlbncfg & TLBnCFG_MAXSIZE) >> TLBnCFG_MAXSIZE_SHIFT;
2513 int i;
2514 for (i = min; i <= max; i++) {
2515 ret |= (1 << (i << 1));
2516 }
2517 }
2518
2519 return ret;
2520}
2521
2522static inline void booke206_fixed_size_tlbn(CPUPPCState *env, const int tlbn,
2523 ppcmas_tlb_t *tlb)
2524{
2525 uint8_t i;
2526 int32_t tsize = -1;
2527
2528 for (i = 0; i < 32; i++) {
2529 if ((env->spr[SPR_BOOKE_TLB0PS + tlbn]) & (1ULL << i)) {
2530 if (tsize == -1) {
2531 tsize = i;
2532 } else {
2533 return;
2534 }
2535 }
2536 }
2537
2538
2539 assert(tsize != -1);
2540 tlb->mas1 &= ~MAS1_TSIZE_MASK;
2541 tlb->mas1 |= ((uint32_t)tsize) << MAS1_TSIZE_SHIFT;
2542}
2543
2544#endif
2545
2546static inline bool msr_is_64bit(CPUPPCState *env, target_ulong msr)
2547{
2548 if (env->mmu_model == POWERPC_MMU_BOOKE206) {
2549 return msr & (1ULL << MSR_CM);
2550 }
2551
2552 return msr & (1ULL << MSR_SF);
2553}
2554
2555
2556
2557
2558
2559static inline bool lsw_reg_in_range(int start, int nregs, int rx)
2560{
2561 return (start + nregs <= 32 && rx >= start && rx < start + nregs) ||
2562 (start + nregs > 32 && (rx >= start || rx < start + nregs - 32));
2563}
2564
2565
2566#if defined(HOST_WORDS_BIGENDIAN)
2567#define VsrB(i) u8[i]
2568#define VsrSB(i) s8[i]
2569#define VsrH(i) u16[i]
2570#define VsrSH(i) s16[i]
2571#define VsrW(i) u32[i]
2572#define VsrSW(i) s32[i]
2573#define VsrD(i) u64[i]
2574#define VsrSD(i) s64[i]
2575#else
2576#define VsrB(i) u8[15 - (i)]
2577#define VsrSB(i) s8[15 - (i)]
2578#define VsrH(i) u16[7 - (i)]
2579#define VsrSH(i) s16[7 - (i)]
2580#define VsrW(i) u32[3 - (i)]
2581#define VsrSW(i) s32[3 - (i)]
2582#define VsrD(i) u64[1 - (i)]
2583#define VsrSD(i) s64[1 - (i)]
2584#endif
2585
2586static inline int vsr64_offset(int i, bool high)
2587{
2588 return offsetof(CPUPPCState, vsr[i].VsrD(high ? 0 : 1));
2589}
2590
2591static inline int vsr_full_offset(int i)
2592{
2593 return offsetof(CPUPPCState, vsr[i].u64[0]);
2594}
2595
2596static inline int fpr_offset(int i)
2597{
2598 return vsr64_offset(i, true);
2599}
2600
2601static inline uint64_t *cpu_fpr_ptr(CPUPPCState *env, int i)
2602{
2603 return (uint64_t *)((uintptr_t)env + fpr_offset(i));
2604}
2605
2606static inline uint64_t *cpu_vsrl_ptr(CPUPPCState *env, int i)
2607{
2608 return (uint64_t *)((uintptr_t)env + vsr64_offset(i, false));
2609}
2610
2611static inline long avr64_offset(int i, bool high)
2612{
2613 return vsr64_offset(i + 32, high);
2614}
2615
2616static inline int avr_full_offset(int i)
2617{
2618 return vsr_full_offset(i + 32);
2619}
2620
2621static inline ppc_avr_t *cpu_avr_ptr(CPUPPCState *env, int i)
2622{
2623 return (ppc_avr_t *)((uintptr_t)env + avr_full_offset(i));
2624}
2625
2626void dump_mmu(CPUPPCState *env);
2627
2628void ppc_maybe_bswap_register(CPUPPCState *env, uint8_t *mem_buf, int len);
2629#endif
2630