1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16#include "qemu/osdep.h"
17#include "qapi/error.h"
18#include "cpu.h"
19#include "hw/arm/fsl-imx31.h"
20#include "hw/boards.h"
21#include "qemu/error-report.h"
22#include "exec/address-spaces.h"
23#include "net/net.h"
24#include "hw/net/lan9118.h"
25#include "hw/char/serial.h"
26#include "sysemu/qtest.h"
27#include "sysemu/sysemu.h"
28#include "qemu/cutils.h"
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53typedef struct IMX31KZM {
54 FslIMX31State soc;
55 MemoryRegion ram_alias;
56} IMX31KZM;
57
58#define KZM_RAM_ADDR (FSL_IMX31_SDRAM0_ADDR)
59#define KZM_FPGA_ADDR (FSL_IMX31_CS4_ADDR + 0x1040)
60#define KZM_LAN9118_ADDR (FSL_IMX31_CS5_ADDR)
61
62static struct arm_boot_info kzm_binfo = {
63 .loader_start = KZM_RAM_ADDR,
64 .board_id = 1722,
65};
66
67static void kzm_init(MachineState *machine)
68{
69 IMX31KZM *s = g_new0(IMX31KZM, 1);
70 unsigned int ram_size;
71 unsigned int alias_offset;
72 unsigned int i;
73
74 object_initialize_child(OBJECT(machine), "soc", &s->soc, sizeof(s->soc),
75 TYPE_FSL_IMX31, &error_abort, NULL);
76
77 object_property_set_bool(OBJECT(&s->soc), true, "realized", &error_fatal);
78
79
80 if (machine->ram_size > (FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE)) {
81 char *sz = size_to_str(FSL_IMX31_SDRAM0_SIZE + FSL_IMX31_SDRAM1_SIZE);
82 error_report("RAM size more than %s is not supported", sz);
83 g_free(sz);
84 exit(EXIT_FAILURE);
85 }
86
87 memory_region_add_subregion(get_system_memory(), FSL_IMX31_SDRAM0_ADDR,
88 machine->ram);
89
90
91 for (i = 0, ram_size = machine->ram_size, alias_offset = 0;
92 (i < 2) && ram_size; i++) {
93 unsigned int size;
94 static const struct {
95 hwaddr addr;
96 unsigned int size;
97 } ram[2] = {
98 { FSL_IMX31_SDRAM0_ADDR, FSL_IMX31_SDRAM0_SIZE },
99 { FSL_IMX31_SDRAM1_ADDR, FSL_IMX31_SDRAM1_SIZE },
100 };
101
102 size = MIN(ram_size, ram[i].size);
103
104 ram_size -= size;
105
106 if (size < ram[i].size) {
107 memory_region_init_alias(&s->ram_alias, NULL, "ram.alias",
108 machine->ram,
109 alias_offset, ram[i].size - size);
110 memory_region_add_subregion(get_system_memory(),
111 ram[i].addr + size, &s->ram_alias);
112 }
113
114 alias_offset += ram[i].size;
115 }
116
117 if (nd_table[0].used) {
118 lan9118_init(&nd_table[0], KZM_LAN9118_ADDR,
119 qdev_get_gpio_in(DEVICE(&s->soc.avic), 52));
120 }
121
122 if (serial_hd(2)) {
123 serial_mm_init(get_system_memory(), KZM_FPGA_ADDR+0x10, 0,
124 qdev_get_gpio_in(DEVICE(&s->soc.avic), 52),
125 14745600, serial_hd(2), DEVICE_NATIVE_ENDIAN);
126 }
127
128 kzm_binfo.ram_size = machine->ram_size;
129 kzm_binfo.nb_cpus = 1;
130
131 if (!qtest_enabled()) {
132 arm_load_kernel(&s->soc.cpu, machine, &kzm_binfo);
133 }
134}
135
136static void kzm_machine_init(MachineClass *mc)
137{
138 mc->desc = "ARM KZM Emulation Baseboard (ARM1136)";
139 mc->init = kzm_init;
140 mc->ignore_memory_transaction_failures = true;
141 mc->default_ram_id = "kzm.ram";
142}
143
144DEFINE_MACHINE("kzm", kzm_machine_init)
145