1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21#include "qemu/osdep.h"
22#include "qapi/error.h"
23#include "qemu/module.h"
24#include "hw/cpu/a15mpcore.h"
25#include "hw/irq.h"
26#include "hw/qdev-properties.h"
27#include "sysemu/kvm.h"
28#include "kvm_arm.h"
29
30static void a15mp_priv_set_irq(void *opaque, int irq, int level)
31{
32 A15MPPrivState *s = (A15MPPrivState *)opaque;
33
34 qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level);
35}
36
37static void a15mp_priv_initfn(Object *obj)
38{
39 SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
40 A15MPPrivState *s = A15MPCORE_PRIV(obj);
41
42 memory_region_init(&s->container, obj, "a15mp-priv-container", 0x8000);
43 sysbus_init_mmio(sbd, &s->container);
44
45 object_initialize_child(obj, "gic", &s->gic, gic_class_name());
46 qdev_prop_set_uint32(DEVICE(&s->gic), "revision", 2);
47}
48
49static void a15mp_priv_realize(DeviceState *dev, Error **errp)
50{
51 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
52 A15MPPrivState *s = A15MPCORE_PRIV(dev);
53 DeviceState *gicdev;
54 SysBusDevice *busdev;
55 int i;
56 bool has_el3;
57 bool has_el2 = false;
58 Object *cpuobj;
59
60 gicdev = DEVICE(&s->gic);
61 qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu);
62 qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq);
63
64 if (!kvm_irqchip_in_kernel()) {
65
66
67
68 cpuobj = OBJECT(qemu_get_cpu(0));
69 has_el3 = object_property_find(cpuobj, "has_el3") &&
70 object_property_get_bool(cpuobj, "has_el3", &error_abort);
71 qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3);
72
73 has_el2 = object_property_find(cpuobj, "has_el2") &&
74 object_property_get_bool(cpuobj, "has_el2", &error_abort);
75 qdev_prop_set_bit(gicdev, "has-virtualization-extensions", has_el2);
76 }
77
78 if (!sysbus_realize(SYS_BUS_DEVICE(&s->gic), errp)) {
79 return;
80 }
81 busdev = SYS_BUS_DEVICE(&s->gic);
82
83
84 sysbus_pass_irq(sbd, busdev);
85
86
87 qdev_init_gpio_in(dev, a15mp_priv_set_irq, s->num_irq - 32);
88
89
90
91
92 for (i = 0; i < s->num_cpu; i++) {
93 DeviceState *cpudev = DEVICE(qemu_get_cpu(i));
94 int ppibase = s->num_irq - 32 + i * 32;
95 int irq;
96
97
98
99 const int timer_irq[] = {
100 [GTIMER_PHYS] = 30,
101 [GTIMER_VIRT] = 27,
102 [GTIMER_HYP] = 26,
103 [GTIMER_SEC] = 29,
104 };
105 for (irq = 0; irq < ARRAY_SIZE(timer_irq); irq++) {
106 qdev_connect_gpio_out(cpudev, irq,
107 qdev_get_gpio_in(gicdev,
108 ppibase + timer_irq[irq]));
109 }
110 if (has_el2) {
111
112 sysbus_connect_irq(SYS_BUS_DEVICE(gicdev), i + 4 * s->num_cpu,
113 qdev_get_gpio_in(gicdev, ppibase + 25));
114 }
115 }
116
117
118
119
120
121
122
123
124
125
126
127
128 memory_region_add_subregion(&s->container, 0x1000,
129 sysbus_mmio_get_region(busdev, 0));
130 memory_region_add_subregion(&s->container, 0x2000,
131 sysbus_mmio_get_region(busdev, 1));
132 if (has_el2) {
133 memory_region_add_subregion(&s->container, 0x4000,
134 sysbus_mmio_get_region(busdev, 2));
135 memory_region_add_subregion(&s->container, 0x6000,
136 sysbus_mmio_get_region(busdev, 3));
137 for (i = 0; i < s->num_cpu; i++) {
138 hwaddr base = 0x5000 + i * 0x200;
139 MemoryRegion *mr = sysbus_mmio_get_region(busdev,
140 4 + s->num_cpu + i);
141 memory_region_add_subregion(&s->container, base, mr);
142 }
143 }
144}
145
146static Property a15mp_priv_properties[] = {
147 DEFINE_PROP_UINT32("num-cpu", A15MPPrivState, num_cpu, 1),
148
149
150
151
152
153
154 DEFINE_PROP_UINT32("num-irq", A15MPPrivState, num_irq, 160),
155 DEFINE_PROP_END_OF_LIST(),
156};
157
158static void a15mp_priv_class_init(ObjectClass *klass, void *data)
159{
160 DeviceClass *dc = DEVICE_CLASS(klass);
161
162 dc->realize = a15mp_priv_realize;
163 device_class_set_props(dc, a15mp_priv_properties);
164
165}
166
167static const TypeInfo a15mp_priv_info = {
168 .name = TYPE_A15MPCORE_PRIV,
169 .parent = TYPE_SYS_BUS_DEVICE,
170 .instance_size = sizeof(A15MPPrivState),
171 .instance_init = a15mp_priv_initfn,
172 .class_init = a15mp_priv_class_init,
173};
174
175static void a15mp_register_types(void)
176{
177 type_register_static(&a15mp_priv_info);
178}
179
180type_init(a15mp_register_types)
181