qemu/hw/ppc/rs6000_mc.c
<<
>>
Prefs
   1/*
   2 * QEMU RS/6000 memory controller
   3 *
   4 * Copyright (c) 2017 Hervé Poussineau
   5 *
   6 * This program is free software: you can redistribute it and/or modify
   7 * it under the terms of the GNU General Public License as published by
   8 * the Free Software Foundation, either version 2 of the License, or
   9 * (at your option) version 3 or any later version.
  10 *
  11 * This program is distributed in the hope that it will be useful,
  12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  14 * GNU General Public License for more details.
  15 *
  16 * You should have received a copy of the GNU General Public License
  17 * along with this program.  If not, see <http://www.gnu.org/licenses/>.
  18 */
  19
  20#include "qemu/osdep.h"
  21#include "qemu/units.h"
  22#include "hw/isa/isa.h"
  23#include "hw/qdev-properties.h"
  24#include "migration/vmstate.h"
  25#include "exec/address-spaces.h"
  26#include "qapi/error.h"
  27#include "trace.h"
  28#include "qom/object.h"
  29
  30#define TYPE_RS6000MC "rs6000-mc"
  31OBJECT_DECLARE_SIMPLE_TYPE(RS6000MCState, RS6000MC)
  32
  33struct RS6000MCState {
  34    ISADevice parent_obj;
  35    /* see US patent 5,684,979 for details (expired 2001-11-04) */
  36    uint32_t ram_size;
  37    bool autoconfigure;
  38    MemoryRegion simm[6];
  39    unsigned int simm_size[6];
  40    uint32_t end_address[8];
  41    uint8_t port0820_index;
  42    PortioList portio;
  43};
  44
  45/* P0RT 0803 -- SIMM ID Register (32/8 MB) (Read Only) */
  46
  47static uint32_t rs6000mc_port0803_read(void *opaque, uint32_t addr)
  48{
  49    RS6000MCState *s = opaque;
  50    uint32_t val = 0;
  51    int socket;
  52
  53    /* (1 << socket) indicates 32 MB SIMM at given socket */
  54    for (socket = 0; socket < 6; socket++) {
  55        if (s->simm_size[socket] == 32) {
  56            val |= (1 << socket);
  57        }
  58    }
  59
  60    trace_rs6000mc_id_read(addr, val);
  61    return val;
  62}
  63
  64/* PORT 0804 -- SIMM Presence Register (Read Only) */
  65
  66static uint32_t rs6000mc_port0804_read(void *opaque, uint32_t addr)
  67{
  68    RS6000MCState *s = opaque;
  69    uint32_t val = 0xff;
  70    int socket;
  71
  72    /* (1 << socket) indicates SIMM absence at given socket */
  73    for (socket = 0; socket < 6; socket++) {
  74        if (s->simm_size[socket]) {
  75            val &= ~(1 << socket);
  76        }
  77    }
  78    s->port0820_index = 0;
  79
  80    trace_rs6000mc_presence_read(addr, val);
  81    return val;
  82}
  83
  84/* Memory Controller Size Programming Register */
  85
  86static uint32_t rs6000mc_port0820_read(void *opaque, uint32_t addr)
  87{
  88    RS6000MCState *s = opaque;
  89    uint32_t val = s->end_address[s->port0820_index] & 0x1f;
  90    s->port0820_index = (s->port0820_index + 1) & 7;
  91    trace_rs6000mc_size_read(addr, val);
  92    return val;
  93}
  94
  95static void rs6000mc_port0820_write(void *opaque, uint32_t addr, uint32_t val)
  96{
  97    RS6000MCState *s = opaque;
  98    uint8_t socket = val >> 5;
  99    uint32_t end_address = val & 0x1f;
 100
 101    trace_rs6000mc_size_write(addr, val);
 102    s->end_address[socket] = end_address;
 103    if (socket > 0 && socket < 7) {
 104        if (s->simm_size[socket - 1]) {
 105            uint32_t size;
 106            uint32_t start_address = 0;
 107            if (socket > 1) {
 108                start_address = s->end_address[socket - 1];
 109            }
 110
 111            size = end_address - start_address;
 112            memory_region_set_enabled(&s->simm[socket - 1], size != 0);
 113            memory_region_set_address(&s->simm[socket - 1],
 114                                      start_address * 8 * MiB);
 115        }
 116    }
 117}
 118
 119/* Read Memory Parity Error */
 120
 121enum {
 122    PORT0841_NO_ERROR_DETECTED = 0x01,
 123};
 124
 125static uint32_t rs6000mc_port0841_read(void *opaque, uint32_t addr)
 126{
 127    uint32_t val = PORT0841_NO_ERROR_DETECTED;
 128    trace_rs6000mc_parity_read(addr, val);
 129    return val;
 130}
 131
 132static const MemoryRegionPortio rs6000mc_port_list[] = {
 133    { 0x803, 1, 1, .read = rs6000mc_port0803_read },
 134    { 0x804, 1, 1, .read = rs6000mc_port0804_read },
 135    { 0x820, 1, 1, .read = rs6000mc_port0820_read,
 136                   .write = rs6000mc_port0820_write, },
 137    { 0x841, 1, 1, .read = rs6000mc_port0841_read },
 138    PORTIO_END_OF_LIST()
 139};
 140
 141static void rs6000mc_realize(DeviceState *dev, Error **errp)
 142{
 143    RS6000MCState *s = RS6000MC(dev);
 144    int socket = 0;
 145    unsigned int ram_size = s->ram_size / MiB;
 146    Error *local_err = NULL;
 147
 148    while (socket < 6) {
 149        if (ram_size >= 64) {
 150            s->simm_size[socket] = 32;
 151            s->simm_size[socket + 1] = 32;
 152            ram_size -= 64;
 153        } else if (ram_size >= 16) {
 154            s->simm_size[socket] = 8;
 155            s->simm_size[socket + 1] = 8;
 156            ram_size -= 16;
 157        } else {
 158            /* Not enough memory */
 159            break;
 160        }
 161        socket += 2;
 162    }
 163
 164    for (socket = 0; socket < 6; socket++) {
 165        if (s->simm_size[socket]) {
 166            char name[] = "simm.?";
 167            name[5] = socket + '0';
 168            memory_region_init_ram(&s->simm[socket], OBJECT(dev), name,
 169                                   s->simm_size[socket] * MiB, &local_err);
 170            if (local_err) {
 171                error_propagate(errp, local_err);
 172                return;
 173            }
 174            memory_region_add_subregion_overlap(get_system_memory(), 0,
 175                                                &s->simm[socket], socket);
 176        }
 177    }
 178    if (ram_size) {
 179        /* unable to push all requested RAM in SIMMs */
 180        error_setg(errp, "RAM size incompatible with this board. "
 181                   "Try again with something else, like %" PRId64 " MB",
 182                   s->ram_size / MiB - ram_size);
 183        return;
 184    }
 185
 186    if (s->autoconfigure) {
 187        uint32_t start_address = 0;
 188        for (socket = 0; socket < 6; socket++) {
 189            if (s->simm_size[socket]) {
 190                memory_region_set_enabled(&s->simm[socket], true);
 191                memory_region_set_address(&s->simm[socket], start_address);
 192                start_address += memory_region_size(&s->simm[socket]);
 193            }
 194        }
 195    }
 196
 197    isa_register_portio_list(ISA_DEVICE(dev), &s->portio, 0x0,
 198                             rs6000mc_port_list, s, "rs6000mc");
 199}
 200
 201static const VMStateDescription vmstate_rs6000mc = {
 202    .name = "rs6000-mc",
 203    .version_id = 1,
 204    .minimum_version_id = 1,
 205    .fields = (VMStateField[]) {
 206        VMSTATE_UINT8(port0820_index, RS6000MCState),
 207        VMSTATE_END_OF_LIST()
 208    },
 209};
 210
 211static Property rs6000mc_properties[] = {
 212    DEFINE_PROP_UINT32("ram-size", RS6000MCState, ram_size, 0),
 213    DEFINE_PROP_BOOL("auto-configure", RS6000MCState, autoconfigure, true),
 214    DEFINE_PROP_END_OF_LIST()
 215};
 216
 217static void rs6000mc_class_initfn(ObjectClass *klass, void *data)
 218{
 219    DeviceClass *dc = DEVICE_CLASS(klass);
 220
 221    dc->realize = rs6000mc_realize;
 222    dc->vmsd = &vmstate_rs6000mc;
 223    device_class_set_props(dc, rs6000mc_properties);
 224}
 225
 226static const TypeInfo rs6000mc_info = {
 227    .name          = TYPE_RS6000MC,
 228    .parent        = TYPE_ISA_DEVICE,
 229    .instance_size = sizeof(RS6000MCState),
 230    .class_init    = rs6000mc_class_initfn,
 231};
 232
 233static void rs6000mc_types(void)
 234{
 235    type_register_static(&rs6000mc_info);
 236}
 237
 238type_init(rs6000mc_types)
 239