uboot/arch/blackfin/include/asm/mach-bf533/BF531_def.h
<<
>>
Prefs
   1/* DO NOT EDIT THIS FILE
   2 * Automatically generated by generate-def-headers.xsl
   3 * DO NOT EDIT THIS FILE
   4 */
   5
   6#ifndef __BFIN_DEF_ADSP_BF531_proc__
   7#define __BFIN_DEF_ADSP_BF531_proc__
   8
   9#include "../mach-common/ADSP-EDN-core_def.h"
  10
  11#define MDMAFLX0_DMACNFG_D             0xFFC00E08
  12#define MDMAFLX0_XCOUNT_D              0xFFC00E10
  13#define MDMAFLX0_XMODIFY_D             0xFFC00E14
  14#define MDMAFLX0_YCOUNT_D              0xFFC00E18
  15#define MDMAFLX0_YMODIFY_D             0xFFC00E1C
  16#define MDMAFLX0_IRQSTAT_D             0xFFC00E28
  17#define MDMAFLX0_PMAP_D                0xFFC00E2C
  18#define MDMAFLX0_CURXCOUNT_D           0xFFC00E30
  19#define MDMAFLX0_CURYCOUNT_D           0xFFC00E38
  20#define MDMAFLX0_DMACNFG_S             0xFFC00E48
  21#define MDMAFLX0_XCOUNT_S              0xFFC00E50
  22#define MDMAFLX0_XMODIFY_S             0xFFC00E54
  23#define MDMAFLX0_YCOUNT_S              0xFFC00E58
  24#define MDMAFLX0_YMODIFY_S             0xFFC00E5C
  25#define MDMAFLX0_IRQSTAT_S             0xFFC00E68
  26#define MDMAFLX0_PMAP_S                0xFFC00E6C
  27#define MDMAFLX0_CURXCOUNT_S           0xFFC00E70
  28#define MDMAFLX0_CURYCOUNT_S           0xFFC00E78
  29#define MDMAFLX1_DMACNFG_D             0xFFC00E88
  30#define MDMAFLX1_XCOUNT_D              0xFFC00E90
  31#define MDMAFLX1_XMODIFY_D             0xFFC00E94
  32#define MDMAFLX1_YCOUNT_D              0xFFC00E98
  33#define MDMAFLX1_YMODIFY_D             0xFFC00E9C
  34#define MDMAFLX1_IRQSTAT_D             0xFFC00EA8
  35#define MDMAFLX1_PMAP_D                0xFFC00EAC
  36#define MDMAFLX1_CURXCOUNT_D           0xFFC00EB0
  37#define MDMAFLX1_CURYCOUNT_D           0xFFC00EB8
  38#define MDMAFLX1_DMACNFG_S             0xFFC00EC8
  39#define MDMAFLX1_XCOUNT_S              0xFFC00ED0
  40#define MDMAFLX1_XMODIFY_S             0xFFC00ED4
  41#define MDMAFLX1_YCOUNT_S              0xFFC00ED8
  42#define MDMAFLX1_YMODIFY_S             0xFFC00EDC
  43#define MDMAFLX1_IRQSTAT_S             0xFFC00EE8
  44#define MDMAFLX1_PMAP_S                0xFFC00EEC
  45#define MDMAFLX1_CURXCOUNT_S           0xFFC00EF0
  46#define MDMAFLX1_CURYCOUNT_S           0xFFC00EF8
  47#define DMAFLX0_DMACNFG                0xFFC00C08
  48#define DMAFLX0_XCOUNT                 0xFFC00C10
  49#define DMAFLX0_XMODIFY                0xFFC00C14
  50#define DMAFLX0_YCOUNT                 0xFFC00C18
  51#define DMAFLX0_YMODIFY                0xFFC00C1C
  52#define DMAFLX0_IRQSTAT                0xFFC00C28
  53#define DMAFLX0_PMAP                   0xFFC00C2C
  54#define DMAFLX0_CURXCOUNT              0xFFC00C30
  55#define DMAFLX0_CURYCOUNT              0xFFC00C38
  56#define DMAFLX1_DMACNFG                0xFFC00C48
  57#define DMAFLX1_XCOUNT                 0xFFC00C50
  58#define DMAFLX1_XMODIFY                0xFFC00C54
  59#define DMAFLX1_YCOUNT                 0xFFC00C58
  60#define DMAFLX1_YMODIFY                0xFFC00C5C
  61#define DMAFLX1_IRQSTAT                0xFFC00C68
  62#define DMAFLX1_PMAP                   0xFFC00C6C
  63#define DMAFLX1_CURXCOUNT              0xFFC00C70
  64#define DMAFLX1_CURYCOUNT              0xFFC00C78
  65#define DMAFLX2_DMACNFG                0xFFC00C88
  66#define DMAFLX2_XCOUNT                 0xFFC00C90
  67#define DMAFLX2_XMODIFY                0xFFC00C94
  68#define DMAFLX2_YCOUNT                 0xFFC00C98
  69#define DMAFLX2_YMODIFY                0xFFC00C9C
  70#define DMAFLX2_IRQSTAT                0xFFC00CA8
  71#define DMAFLX2_PMAP                   0xFFC00CAC
  72#define DMAFLX2_CURXCOUNT              0xFFC00CB0
  73#define DMAFLX2_CURYCOUNT              0xFFC00CB8
  74#define DMAFLX3_DMACNFG                0xFFC00CC8
  75#define DMAFLX3_XCOUNT                 0xFFC00CD0
  76#define DMAFLX3_XMODIFY                0xFFC00CD4
  77#define DMAFLX3_YCOUNT                 0xFFC00CD8
  78#define DMAFLX3_YMODIFY                0xFFC00CDC
  79#define DMAFLX3_IRQSTAT                0xFFC00CE8
  80#define DMAFLX3_PMAP                   0xFFC00CEC
  81#define DMAFLX3_CURXCOUNT              0xFFC00CF0
  82#define DMAFLX3_CURYCOUNT              0xFFC00CF8
  83#define DMAFLX4_DMACNFG                0xFFC00D08
  84#define DMAFLX4_XCOUNT                 0xFFC00D10
  85#define DMAFLX4_XMODIFY                0xFFC00D14
  86#define DMAFLX4_YCOUNT                 0xFFC00D18
  87#define DMAFLX4_YMODIFY                0xFFC00D1C
  88#define DMAFLX4_IRQSTAT                0xFFC00D28
  89#define DMAFLX4_PMAP                   0xFFC00D2C
  90#define DMAFLX4_CURXCOUNT              0xFFC00D30
  91#define DMAFLX4_CURYCOUNT              0xFFC00D38
  92#define DMAFLX5_DMACNFG                0xFFC00D48
  93#define DMAFLX5_XCOUNT                 0xFFC00D50
  94#define DMAFLX5_XMODIFY                0xFFC00D54
  95#define DMAFLX5_YCOUNT                 0xFFC00D58
  96#define DMAFLX5_YMODIFY                0xFFC00D5C
  97#define DMAFLX5_IRQSTAT                0xFFC00D68
  98#define DMAFLX5_PMAP                   0xFFC00D6C
  99#define DMAFLX5_CURXCOUNT              0xFFC00D70
 100#define DMAFLX5_CURYCOUNT              0xFFC00D78
 101#define DMAFLX6_DMACNFG                0xFFC00D88
 102#define DMAFLX6_XCOUNT                 0xFFC00D90
 103#define DMAFLX6_XMODIFY                0xFFC00D94
 104#define DMAFLX6_YCOUNT                 0xFFC00D98
 105#define DMAFLX6_YMODIFY                0xFFC00D9C
 106#define DMAFLX6_IRQSTAT                0xFFC00DA8
 107#define DMAFLX6_PMAP                   0xFFC00DAC
 108#define DMAFLX6_CURXCOUNT              0xFFC00DB0
 109#define DMAFLX6_CURYCOUNT              0xFFC00DB8
 110#define DMAFLX7_DMACNFG                0xFFC00DC8
 111#define DMAFLX7_XCOUNT                 0xFFC00DD0
 112#define DMAFLX7_XMODIFY                0xFFC00DD4
 113#define DMAFLX7_YCOUNT                 0xFFC00DD8
 114#define DMAFLX7_YMODIFY                0xFFC00DDC
 115#define DMAFLX7_IRQSTAT                0xFFC00DE8
 116#define DMAFLX7_PMAP                   0xFFC00DEC
 117#define DMAFLX7_CURXCOUNT              0xFFC00DF0
 118#define DMAFLX7_CURYCOUNT              0xFFC00DF8
 119#define TIMER0_CONFIG                  0xFFC00600
 120#define TIMER0_COUNTER                 0xFFC00604
 121#define TIMER0_PERIOD                  0xFFC00608
 122#define TIMER0_WIDTH                   0xFFC0060C
 123#define TIMER1_CONFIG                  0xFFC00610
 124#define TIMER1_COUNTER                 0xFFC00614
 125#define TIMER1_PERIOD                  0xFFC00618
 126#define TIMER1_WIDTH                   0xFFC0061C
 127#define TIMER2_CONFIG                  0xFFC00620
 128#define TIMER2_COUNTER                 0xFFC00624
 129#define TIMER2_PERIOD                  0xFFC00628
 130#define TIMER2_WIDTH                   0xFFC0062C
 131#define TIMER_ENABLE                   0xFFC00640
 132#define TIMER_DISABLE                  0xFFC00644
 133#define TIMER_STATUS                   0xFFC00648
 134#define SIC_RVECT                      0xFFC00108 /* Interrupt Reset Vector Address Register */
 135#define SIC_IMASK                      0xFFC0010C /* Interrupt Mask Register */
 136#define SIC_IAR0                       0xFFC00110 /* Interrupt Assignment Register 0 */
 137#define SIC_IAR1                       0xFFC00114 /* Interrupt Assignment Register 1 */
 138#define SIC_IAR2                       0xFFC00118 /* Interrupt Assignment Register 2 */
 139#define SIC_IAR3                       0xFFC0011C /* Interrupt Assignment Register 3 */
 140#define SIC_ISR                        0xFFC00120 /* Interrupt Status Register */
 141#define SIC_IWR                        0xFFC00124 /* Interrupt Wakeup Register */
 142#define UART_THR                       0xFFC00400 /* Transmit Holding */
 143#define UART_DLL                       0xFFC00400 /* Divisor Latch Low Byte */
 144#define UART_DLH                       0xFFC00404 /* Divisor Latch High Byte */
 145#define UART_IER                       0xFFC00404
 146#define UART_IIR                       0xFFC00408
 147#define UART_LCR                       0xFFC0040C
 148#define UART_MCR                       0xFFC00410
 149#define UART_LSR                       0xFFC00414
 150#define UART_SCR                       0xFFC0041C
 151#define UART_RBR                       0xFFC00400 /* Receive Buffer */
 152#define UART_GCTL                      0xFFC00424
 153#define SPT0_TX_CONFIG0                0xFFC00800
 154#define SPT0_TX_CONFIG1                0xFFC00804
 155#define SPT0_RX_CONFIG0                0xFFC00820
 156#define SPT0_RX_CONFIG1                0xFFC00824
 157#define SPT0_TX                        0xFFC00810
 158#define SPT0_RX                        0xFFC00818
 159#define SPT0_TSCLKDIV                  0xFFC00808
 160#define SPT0_RSCLKDIV                  0xFFC00828
 161#define SPT0_TFSDIV                    0xFFC0080C
 162#define SPT0_RFSDIV                    0xFFC0082C
 163#define SPT0_STAT                      0xFFC00830
 164#define SPT0_MTCS0                     0xFFC00840
 165#define SPT0_MTCS1                     0xFFC00844
 166#define SPT0_MTCS2                     0xFFC00848
 167#define SPT0_MTCS3                     0xFFC0084C
 168#define SPT0_MRCS0                     0xFFC00850
 169#define SPT0_MRCS1                     0xFFC00854
 170#define SPT0_MRCS2                     0xFFC00858
 171#define SPT0_MRCS3                     0xFFC0085C
 172#define SPT0_MCMC1                     0xFFC00838
 173#define SPT0_MCMC2                     0xFFC0083C
 174#define SPT0_CHNL                      0xFFC00834
 175#define SPT1_TX_CONFIG0                0xFFC00900
 176#define SPT1_TX_CONFIG1                0xFFC00904
 177#define SPT1_RX_CONFIG0                0xFFC00920
 178#define SPT1_RX_CONFIG1                0xFFC00924
 179#define SPT1_TX                        0xFFC00910
 180#define SPT1_RX                        0xFFC00918
 181#define SPT1_TSCLKDIV                  0xFFC00908
 182#define SPT1_RSCLKDIV                  0xFFC00928
 183#define SPT1_TFSDIV                    0xFFC0090C
 184#define SPT1_RFSDIV                    0xFFC0092C
 185#define SPT1_STAT                      0xFFC00930
 186#define SPT1_MTCS0                     0xFFC00940
 187#define SPT1_MTCS1                     0xFFC00944
 188#define SPT1_MTCS2                     0xFFC00948
 189#define SPT1_MTCS3                     0xFFC0094C
 190#define SPT1_MRCS0                     0xFFC00950
 191#define SPT1_MRCS1                     0xFFC00954
 192#define SPT1_MRCS2                     0xFFC00958
 193#define SPT1_MRCS3                     0xFFC0095C
 194#define SPT1_MCMC1                     0xFFC00938
 195#define SPT1_MCMC2                     0xFFC0093C
 196#define SPT1_CHNL                      0xFFC00934
 197#define PPI_CONTROL                    0xFFC01000
 198#define PPI_STATUS                     0xFFC01004
 199#define PPI_DELAY                      0xFFC0100C
 200#define PPI_COUNT                      0xFFC01008
 201#define PPI_FRAME                      0xFFC01010
 202#define PLL_CTL                        0xFFC00000 /* PLL Control register (16-bit) */
 203#define PLL_DIV                        0xFFC00004 /* PLL Divide Register (16-bit) */
 204#define VR_CTL                         0xFFC00008 /* Voltage Regulator Control Register (16-bit) */
 205#define PLL_STAT                       0xFFC0000C /* PLL Status register (16-bit) */
 206#define PLL_LOCKCNT                    0xFFC00010 /* PLL Lock Count register (16-bit) */
 207#define SWRST                          0xFFC00100 /* Software Reset Register (16-bit) */
 208#define SYSCR                          0xFFC00104 /* System Configuration register */
 209#define CHIPID                         0xFFC00014
 210#define WDOG_CTL                       0xFFC00200 /* Watchdog Control Register */
 211#define WDOG_CNT                       0xFFC00204 /* Watchdog Count Register */
 212#define WDOG_STAT                      0xFFC00208 /* Watchdog Status Register */
 213#define RTC_STAT                       0xFFC00300
 214#define RTC_ICTL                       0xFFC00304
 215#define RTC_ISTAT                      0xFFC00308
 216#define RTC_SWCNT                      0xFFC0030C
 217#define RTC_ALARM                      0xFFC00310
 218#define RTC_PREN                       0xFFC00314
 219#define SPI_CTL                        0xFFC00500
 220#define SPI_FLG                        0xFFC00504
 221#define SPI_STAT                       0xFFC00508
 222#define SPI_TDBR                       0xFFC0050C
 223#define SPI_RDBR                       0xFFC00510
 224#define SPI_BAUD                       0xFFC00514
 225#define SPI_SHADOW                     0xFFC00518
 226#define FIO_FLAG_D                     0xFFC00700
 227#define FIO_FLAG_C                     0xFFC00704
 228#define FIO_FLAG_S                     0xFFC00708
 229#define FIO_FLAG_T                     0xFFC0070C
 230#define FIO_MASKA_D                    0xFFC00710
 231#define FIO_MASKA_C                    0xFFC00714
 232#define FIO_MASKA_S                    0xFFC00718
 233#define FIO_MASKA_T                    0xFFC0071C
 234#define FIO_MASKB_D                    0xFFC00720
 235#define FIO_MASKB_C                    0xFFC00724
 236#define FIO_MASKB_S                    0xFFC00728
 237#define FIO_MASKB_T                    0xFFC0072C
 238#define FIO_DIR                        0xFFC00730
 239#define FIO_POLAR                      0xFFC00734
 240#define FIO_EDGE                       0xFFC00738
 241#define FIO_BOTH                       0xFFC0073C
 242#define FIO_INEN                       0xFFC00740
 243#define SPORT0_TCR1                    0xFFC00800 /* SPORT0 Transmit Configuration 1 Register */
 244#define SPORT0_TCR2                    0xFFC00804 /* SPORT0 Transmit Configuration 2 Register */
 245#define SPORT0_TCLKDIV                 0xFFC00808 /* SPORT0 Transmit Clock Divider */
 246#define SPORT0_TFSDIV                  0xFFC0080C /* SPORT0 Transmit Frame Sync Divider */
 247#define SPORT0_TX                      0xFFC00810 /* SPORT0 TX Data Register */
 248#define SPORT0_RX                      0xFFC00818 /* SPORT0 RX Data Register */
 249#define SPORT0_RCR1                    0xFFC00820 /* SPORT0 Transmit Configuration 1 Register */
 250#define SPORT0_RCR2                    0xFFC00824 /* SPORT0 Transmit Configuration 2 Register */
 251#define SPORT0_RCLKDIV                 0xFFC00828 /* SPORT0 Receive Clock Divider */
 252#define SPORT0_RFSDIV                  0xFFC0082C /* SPORT0 Receive Frame Sync Divider */
 253#define SPORT0_STAT                    0xFFC00830 /* SPORT0 Status Register */
 254#define SPORT0_CHNL                    0xFFC00834 /* SPORT0 Current Channel Register */
 255#define SPORT0_MCMC1                   0xFFC00838 /* SPORT0 Multi-Channel Configuration Register 1 */
 256#define SPORT0_MCMC2                   0xFFC0083C /* SPORT0 Multi-Channel Configuration Register 2 */
 257#define SPORT1_TCR1                    0xFFC00900 /* SPORT1 Transmit Configuration 1 Register */
 258#define SPORT1_TCR2                    0xFFC00904 /* SPORT1 Transmit Configuration 2 Register */
 259#define SPORT1_TCLKDIV                 0xFFC00908 /* SPORT1 Transmit Clock Divider */
 260#define SPORT1_TFSDIV                  0xFFC0090C /* SPORT1 Transmit Frame Sync Divider */
 261#define SPORT1_TX                      0xFFC00910 /* SPORT1 TX Data Register */
 262#define SPORT1_RX                      0xFFC00918 /* SPORT1 RX Data Register */
 263#define SPORT1_RCR1                    0xFFC00920 /* SPORT1 Transmit Configuration 1 Register */
 264#define SPORT1_RCR2                    0xFFC00924 /* SPORT1 Transmit Configuration 2 Register */
 265#define SPORT1_RCLKDIV                 0xFFC00928 /* SPORT1 Receive Clock Divider */
 266#define SPORT1_RFSDIV                  0xFFC0092C /* SPORT1 Receive Frame Sync Divider */
 267#define SPORT1_STAT                    0xFFC00930 /* SPORT1 Status Register */
 268#define SPORT1_CHNL                    0xFFC00934 /* SPORT1 Current Channel Register */
 269#define SPORT1_MCMC1                   0xFFC00938 /* SPORT1 Multi-Channel Configuration Register 1 */
 270#define SPORT1_MCMC2                   0xFFC0093C /* SPORT1 Multi-Channel Configuration Register 2 */
 271#define DMA0_NEXT_DESC_PTR             0xFFC00C00
 272#define DMA0_START_ADDR                0xFFC00C04
 273#define DMA0_CONFIG                    0xFFC00C08 /* DMA Channel 0 Configuration Register */
 274#define DMA0_X_COUNT                   0xFFC00C10
 275#define DMA0_X_MODIFY                  0xFFC00C14
 276#define DMA0_Y_COUNT                   0xFFC00C18
 277#define DMA0_Y_MODIFY                  0xFFC00C1C
 278#define DMA0_CURR_DESC_PTR             0xFFC00C20
 279#define DMA0_CURR_ADDR                 0xFFC00C24
 280#define DMA0_IRQ_STATUS                0xFFC00C28
 281#define DMA0_PERIPHERAL_MAP            0xFFC00C2C
 282#define DMA0_CURR_X_COUNT              0xFFC00C30
 283#define DMA0_CURR_Y_COUNT              0xFFC00C38
 284#define DMA1_NEXT_DESC_PTR             0xFFC00C40
 285#define DMA1_START_ADDR                0xFFC00C44
 286#define DMA1_CONFIG                    0xFFC00C48 /* DMA Channel 1 Configuration Register */
 287#define DMA1_X_COUNT                   0xFFC00C50
 288#define DMA1_X_MODIFY                  0xFFC00C54
 289#define DMA1_Y_COUNT                   0xFFC00C58
 290#define DMA1_Y_MODIFY                  0xFFC00C5C
 291#define DMA1_CURR_DESC_PTR             0xFFC00C60
 292#define DMA1_CURR_ADDR                 0xFFC00C64
 293#define DMA1_IRQ_STATUS                0xFFC00C68
 294#define DMA1_PERIPHERAL_MAP            0xFFC00C6C
 295#define DMA1_CURR_X_COUNT              0xFFC00C70
 296#define DMA1_CURR_Y_COUNT              0xFFC00C78
 297#define DMA2_NEXT_DESC_PTR             0xFFC00C80
 298#define DMA2_START_ADDR                0xFFC00C84
 299#define DMA2_CONFIG                    0xFFC00C88 /* DMA Channel 2 Configuration Register */
 300#define DMA2_X_COUNT                   0xFFC00C90
 301#define DMA2_X_MODIFY                  0xFFC00C94
 302#define DMA2_Y_COUNT                   0xFFC00C98
 303#define DMA2_Y_MODIFY                  0xFFC00C9C
 304#define DMA2_CURR_DESC_PTR             0xFFC00CA0
 305#define DMA2_CURR_ADDR                 0xFFC00CA4
 306#define DMA2_IRQ_STATUS                0xFFC00CA8
 307#define DMA2_PERIPHERAL_MAP            0xFFC00CAC
 308#define DMA2_CURR_X_COUNT              0xFFC00CB0
 309#define DMA2_CURR_Y_COUNT              0xFFC00CB8
 310#define DMA3_NEXT_DESC_PTR             0xFFC00CC0
 311#define DMA3_START_ADDR                0xFFC00CC4
 312#define DMA3_CONFIG                    0xFFC00CC8 /* DMA Channel 3 Configuration Register */
 313#define DMA3_X_COUNT                   0xFFC00CD0
 314#define DMA3_X_MODIFY                  0xFFC00CD4
 315#define DMA3_Y_COUNT                   0xFFC00CD8
 316#define DMA3_Y_MODIFY                  0xFFC00CDC
 317#define DMA3_CURR_DESC_PTR             0xFFC00CE0
 318#define DMA3_CURR_ADDR                 0xFFC00CE4
 319#define DMA3_IRQ_STATUS                0xFFC00CE8
 320#define DMA3_PERIPHERAL_MAP            0xFFC00CEC
 321#define DMA3_CURR_X_COUNT              0xFFC00CF0
 322#define DMA3_CURR_Y_COUNT              0xFFC00CF8
 323#define DMA4_NEXT_DESC_PTR             0xFFC00D00
 324#define DMA4_START_ADDR                0xFFC00D04
 325#define DMA4_CONFIG                    0xFFC00D08 /* DMA Channel 4 Configuration Register */
 326#define DMA4_X_COUNT                   0xFFC00D10
 327#define DMA4_X_MODIFY                  0xFFC00D14
 328#define DMA4_Y_COUNT                   0xFFC00D18
 329#define DMA4_Y_MODIFY                  0xFFC00D1C
 330#define DMA4_CURR_DESC_PTR             0xFFC00D20
 331#define DMA4_CURR_ADDR                 0xFFC00D24
 332#define DMA4_IRQ_STATUS                0xFFC00D28
 333#define DMA4_PERIPHERAL_MAP            0xFFC00D2C
 334#define DMA4_CURR_X_COUNT              0xFFC00D30
 335#define DMA4_CURR_Y_COUNT              0xFFC00D38
 336#define DMA5_NEXT_DESC_PTR             0xFFC00D40
 337#define DMA5_START_ADDR                0xFFC00D44
 338#define DMA5_CONFIG                    0xFFC00D48 /* DMA Channel 5 Configuration Register */
 339#define DMA5_X_COUNT                   0xFFC00D50
 340#define DMA5_X_MODIFY                  0xFFC00D54
 341#define DMA5_Y_COUNT                   0xFFC00D58
 342#define DMA5_Y_MODIFY                  0xFFC00D5C
 343#define DMA5_CURR_DESC_PTR             0xFFC00D60
 344#define DMA5_CURR_ADDR                 0xFFC00D64
 345#define DMA5_IRQ_STATUS                0xFFC00D68
 346#define DMA5_PERIPHERAL_MAP            0xFFC00D6C
 347#define DMA5_CURR_X_COUNT              0xFFC00D70
 348#define DMA5_CURR_Y_COUNT              0xFFC00D78
 349#define DMA6_NEXT_DESC_PTR             0xFFC00D80
 350#define DMA6_START_ADDR                0xFFC00D84
 351#define DMA6_CONFIG                    0xFFC00D88 /* DMA Channel 6 Configuration Register */
 352#define DMA6_X_COUNT                   0xFFC00D90
 353#define DMA6_X_MODIFY                  0xFFC00D94
 354#define DMA6_Y_COUNT                   0xFFC00D98
 355#define DMA6_Y_MODIFY                  0xFFC00D9C
 356#define DMA6_CURR_DESC_PTR             0xFFC00DA0
 357#define DMA6_CURR_ADDR                 0xFFC00DA4
 358#define DMA6_IRQ_STATUS                0xFFC00DA8
 359#define DMA6_PERIPHERAL_MAP            0xFFC00DAC
 360#define DMA6_CURR_X_COUNT              0xFFC00DB0
 361#define DMA6_CURR_Y_COUNT              0xFFC00DB8
 362#define DMA7_NEXT_DESC_PTR             0xFFC00DC0
 363#define DMA7_START_ADDR                0xFFC00DC4
 364#define DMA7_CONFIG                    0xFFC00DC8 /* DMA Channel 7 Configuration Register */
 365#define DMA7_X_COUNT                   0xFFC00DD0
 366#define DMA7_X_MODIFY                  0xFFC00DD4
 367#define DMA7_Y_COUNT                   0xFFC00DD8
 368#define DMA7_Y_MODIFY                  0xFFC00DDC
 369#define DMA7_CURR_DESC_PTR             0xFFC00DE0
 370#define DMA7_CURR_ADDR                 0xFFC00DE4
 371#define DMA7_IRQ_STATUS                0xFFC00DE8
 372#define DMA7_PERIPHERAL_MAP            0xFFC00DEC
 373#define DMA7_CURR_X_COUNT              0xFFC00DF0
 374#define DMA7_CURR_Y_COUNT              0xFFC00DF8
 375#define MDMA_D0_NEXT_DESC_PTR          0xFFC00E00
 376#define MDMA_D0_START_ADDR             0xFFC00E04
 377#define MDMA_D0_CONFIG                 0xFFC00E08
 378#define MDMA_D0_X_COUNT                0xFFC00E10
 379#define MDMA_D0_X_MODIFY               0xFFC00E14
 380#define MDMA_D0_Y_COUNT                0xFFC00E18
 381#define MDMA_D0_Y_MODIFY               0xFFC00E1C
 382#define MDMA_D0_CURR_DESC_PTR          0xFFC00E20
 383#define MDMA_D0_CURR_ADDR              0xFFC00E24
 384#define MDMA_D0_IRQ_STATUS             0xFFC00E28
 385#define MDMA_D0_PERIPHERAL_MAP         0xFFC00E2C
 386#define MDMA_D0_CURR_X_COUNT           0xFFC00E30
 387#define MDMA_D0_CURR_Y_COUNT           0xFFC00E38
 388#define MDMA_S0_NEXT_DESC_PTR          0xFFC00E40
 389#define MDMA_S0_START_ADDR             0xFFC00E44
 390#define MDMA_S0_CONFIG                 0xFFC00E48
 391#define MDMA_S0_X_COUNT                0xFFC00E50
 392#define MDMA_S0_X_MODIFY               0xFFC00E54
 393#define MDMA_S0_Y_COUNT                0xFFC00E58
 394#define MDMA_S0_Y_MODIFY               0xFFC00E5C
 395#define MDMA_S0_CURR_DESC_PTR          0xFFC00E60
 396#define MDMA_S0_CURR_ADDR              0xFFC00E64
 397#define MDMA_S0_IRQ_STATUS             0xFFC00E68
 398#define MDMA_S0_PERIPHERAL_MAP         0xFFC00E6C
 399#define MDMA_S0_CURR_X_COUNT           0xFFC00E70
 400#define MDMA_S0_CURR_Y_COUNT           0xFFC00E78
 401#define MDMA_D1_NEXT_DESC_PTR          0xFFC00E80
 402#define MDMA_D1_START_ADDR             0xFFC00E84
 403#define MDMA_D1_CONFIG                 0xFFC00E88 /* MemDMA Stream 1 Destination Configuration Register */
 404#define MDMA_D1_X_COUNT                0xFFC00E90
 405#define MDMA_D1_X_MODIFY               0xFFC00E94
 406#define MDMA_D1_Y_COUNT                0xFFC00E98
 407#define MDMA_D1_Y_MODIFY               0xFFC00E9C
 408#define MDMA_D1_CURR_DESC_PTR          0xFFC00EA0
 409#define MDMA_D1_CURR_ADDR              0xFFC00EA4
 410#define MDMA_D1_IRQ_STATUS             0xFFC00EA8
 411#define MDMA_D1_PERIPHERAL_MAP         0xFFC00EAC
 412#define MDMA_D1_CURR_X_COUNT           0xFFC00EB0
 413#define MDMA_D1_CURR_Y_COUNT           0xFFC00EB8
 414#define MDMA_S1_NEXT_DESC_PTR          0xFFC00EC0
 415#define MDMA_S1_START_ADDR             0xFFC00EC4
 416#define MDMA_S1_CONFIG                 0xFFC00EC8
 417#define MDMA_S1_X_COUNT                0xFFC00ED0
 418#define MDMA_S1_X_MODIFY               0xFFC00ED4
 419#define MDMA_S1_Y_COUNT                0xFFC00ED8
 420#define MDMA_S1_Y_MODIFY               0xFFC00EDC
 421#define MDMA_S1_CURR_DESC_PTR          0xFFC00EE0
 422#define MDMA_S1_CURR_ADDR              0xFFC00EE4
 423#define MDMA_S1_IRQ_STATUS             0xFFC00EE8
 424#define MDMA_S1_PERIPHERAL_MAP         0xFFC00EEC
 425#define MDMA_S1_CURR_X_COUNT           0xFFC00EF0
 426#define MDMA_S1_CURR_Y_COUNT           0xFFC00EF8
 427#define EBIU_AMGCTL                    0xFFC00A00
 428#define EBIU_AMBCTL0                   0xFFC00A04
 429#define EBIU_AMBCTL1                   0xFFC00A08
 430#define EBIU_SDGCTL                    0xFFC00A10
 431#define EBIU_SDBCTL                    0xFFC00A14
 432#define EBIU_SDRRC                     0xFFC00A18
 433#define EBIU_SDSTAT                    0xFFC00A1C
 434#define DMA_TC_CNT                     0xFFC00B0C
 435#define DMA_TC_PER                     0xFFC00B10
 436
 437#ifndef __BFIN_DEF_ADSP_BF533_proc__
 438#define L1_INST_SRAM 0xFFA08000 /* 0xFFA08000 -> 0xFFA0BFFF Instruction Bank A SRAM */
 439#define L1_INST_SRAM_SIZE (0xFFA0BFFF - 0xFFA08000 + 1)
 440#define L1_INST_SRAM_END (L1_INST_SRAM + L1_INST_SRAM_SIZE)
 441#define L1_SRAM_SCRATCH 0xFFB00000 /* 0xFFB00000 -> 0xFFB00FFF Scratchpad SRAM */
 442#define L1_SRAM_SCRATCH_SIZE (0xFFB00FFF - 0xFFB00000 + 1)
 443#define L1_SRAM_SCRATCH_END (L1_SRAM_SCRATCH + L1_SRAM_SCRATCH_SIZE)
 444#define SYSMMR_BASE 0xFFC00000 /* 0xFFC00000 -> 0xFFFFFFFF MMR registers */
 445#define SYSMMR_BASE_SIZE (0xFFFFFFFF - 0xFFC00000 + 1)
 446#define SYSMMR_BASE_END (SYSMMR_BASE + SYSMMR_BASE_SIZE)
 447#endif
 448
 449#endif /* __BFIN_DEF_ADSP_BF531_proc__ */
 450