1/* 2 * (C) Copyright 2001-2005 3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4 * 5 * See file CREDITS for list of people who contributed to this 6 * project. 7 * 8 * This program is free software; you can redistribute it and/or 9 * modify it under the terms of the GNU General Public License as 10 * published by the Free Software Foundation; either version 2 of 11 * the License, or (at your option) any later version. 12 * 13 * This program is distributed in the hope that it will be useful, 14 * but WITHOUT ANY WARRANTY; without even the implied warranty of 15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 * GNU General Public License for more details. 17 * 18 * You should have received a copy of the GNU General Public License 19 * along with this program; if not, write to the Free Software 20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 21 * MA 02111-1307 USA 22 */ 23 24/* 25 * board/config.h - configuration options, board specific 26 */ 27 28#ifndef __CONFIG_H 29#define __CONFIG_H 30 31#undef CONFIG_SYS_RAMBOOT 32 33/* 34 * High Level Configuration Options 35 * (easy to change) 36 */ 37 38#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */ 39#define CONFIG_PM826 1 /* ...on a PM8260 module */ 40#define CONFIG_CPM2 1 /* Has a CPM2 */ 41 42#ifndef CONFIG_SYS_TEXT_BASE 43#define CONFIG_SYS_TEXT_BASE 0xFF000000 /* Standard: boot 64-bit flash */ 44#endif 45 46#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */ 47 48#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ 49 50#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" 51 52#undef CONFIG_BOOTARGS 53#define CONFIG_BOOTCOMMAND \ 54 "bootp; " \ 55 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \ 56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \ 57 "bootm" 58 59/* enable I2C and select the hardware/software driver */ 60#undef CONFIG_HARD_I2C 61#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ 62# define CONFIG_SYS_I2C_SPEED 50000 63# define CONFIG_SYS_I2C_SLAVE 0xFE 64/* 65 * Software (bit-bang) I2C driver configuration 66 */ 67#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */ 68#define I2C_ACTIVE (iop->pdir |= 0x00010000) 69#define I2C_TRISTATE (iop->pdir &= ~0x00010000) 70#define I2C_READ ((iop->pdat & 0x00010000) != 0) 71#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \ 72 else iop->pdat &= ~0x00010000 73#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \ 74 else iop->pdat &= ~0x00020000 75#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */ 76 77 78#define CONFIG_RTC_PCF8563 79#define CONFIG_SYS_I2C_RTC_ADDR 0x51 80 81/* 82 * select serial console configuration 83 * 84 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then 85 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 86 * for SCC). 87 * 88 * if CONFIG_CONS_NONE is defined, then the serial console routines must 89 * defined elsewhere (for example, on the cogent platform, there are serial 90 * ports on the motherboard which are used for the serial console - see 91 * cogent/cma101/serial.[ch]). 92 */ 93#define CONFIG_CONS_ON_SMC /* define if console on SMC */ 94#undef CONFIG_CONS_ON_SCC /* define if console on SCC */ 95#undef CONFIG_CONS_NONE /* define if console on something else*/ 96#define CONFIG_CONS_INDEX 2 /* which serial channel for console */ 97 98/* 99 * select ethernet configuration 100 * 101 * if CONFIG_ETHER_ON_SCC is selected, then 102 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4) 103 * - CONFIG_NET_MULTI must not be defined 104 * 105 * if CONFIG_ETHER_ON_FCC is selected, then 106 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected 107 * - CONFIG_NET_MULTI must be defined 108 * 109 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be 110 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset. 111 */ 112#define CONFIG_NET_MULTI 113#undef CONFIG_ETHER_NONE /* define if ether on something else */ 114 115#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */ 116#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */ 117 118#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */ 119/* 120 * - Rx-CLK is CLK11 121 * - Tx-CLK is CLK10 122 */ 123#define CONFIG_ETHER_ON_FCC1 124# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK) 125#ifndef CONFIG_DB_CR826_J30x_ON 126# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10) 127#else 128# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12) 129#endif 130/* 131 * - Rx-CLK is CLK15 132 * - Tx-CLK is CLK14 133 */ 134#define CONFIG_ETHER_ON_FCC2 135# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK) 136# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14) 137/* 138 * - RAM for BD/Buffers is on the 60x Bus (see 28-13) 139 * - Enable Full Duplex in FSMR 140 */ 141# define CONFIG_SYS_CPMFCR_RAMTYPE 0 142# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) 143 144/* system clock rate (CLKIN) - equal to the 60x and local bus speed */ 145#define CONFIG_8260_CLKIN 64000000 /* in Hz */ 146 147#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC) 148#define CONFIG_BAUDRATE 230400 149#else 150#define CONFIG_BAUDRATE 9600 151#endif 152 153#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 154#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ 155 156#undef CONFIG_WATCHDOG /* watchdog disabled */ 157 158/* 159 * BOOTP options 160 */ 161#define CONFIG_BOOTP_SUBNETMASK 162#define CONFIG_BOOTP_GATEWAY 163#define CONFIG_BOOTP_HOSTNAME 164#define CONFIG_BOOTP_BOOTPATH 165#define CONFIG_BOOTP_BOOTFILESIZE 166 167 168/* 169 * Command line configuration. 170 */ 171#include <config_cmd_default.h> 172 173#define CONFIG_CMD_BEDBUG 174#define CONFIG_CMD_DATE 175#define CONFIG_CMD_DHCP 176#define CONFIG_CMD_EEPROM 177#define CONFIG_CMD_I2C 178#define CONFIG_CMD_NFS 179#define CONFIG_CMD_SNTP 180 181#ifdef CONFIG_PCI 182#define CONFIG_CMD_PCI 183#endif 184 185/* 186 * Miscellaneous configurable options 187 */ 188#define CONFIG_SYS_LONGHELP /* undef to save memory */ 189#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 190#if defined(CONFIG_CMD_KGDB) 191#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 192#else 193#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 194#endif 195#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 196#define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 197#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 198 199#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ 200#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ 201 202#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ 203 204#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ 205 206#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } 207 208#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */ 209 210/* 211 * For booting Linux, the board info and command line data 212 * have to be in the first 8 MB of memory, since this is 213 * the maximum mapped by the Linux kernel during initialization. 214 */ 215#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 216 217/*----------------------------------------------------------------------- 218 * Flash and Boot ROM mapping 219 */ 220#ifdef CONFIG_FLASH_32MB 221#define CONFIG_SYS_FLASH0_BASE 0x40000000 222#define CONFIG_SYS_FLASH0_SIZE 0x02000000 223#else 224#define CONFIG_SYS_FLASH0_BASE 0xFF000000 225#define CONFIG_SYS_FLASH0_SIZE 0x00800000 226#endif 227#define CONFIG_SYS_BOOTROM_BASE 0xFF800000 228#define CONFIG_SYS_BOOTROM_SIZE 0x00080000 229#define CONFIG_SYS_DOC_BASE 0xFF800000 230#define CONFIG_SYS_DOC_SIZE 0x00100000 231 232/* Flash bank size (for preliminary settings) 233 */ 234#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE 235 236/*----------------------------------------------------------------------- 237 * FLASH organization 238 */ 239#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */ 240#ifdef CONFIG_FLASH_32MB 241#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */ 242#else 243#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */ 244#endif 245#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ 246#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ 247 248#if 0 249/* Start port with environment in flash; switch to EEPROM later */ 250#define CONFIG_ENV_IS_IN_FLASH 1 251#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000) 252#define CONFIG_ENV_SIZE 0x40000 253#define CONFIG_ENV_SECT_SIZE 0x40000 254#else 255/* Final version: environment in EEPROM */ 256#define CONFIG_ENV_IS_IN_EEPROM 1 257#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 258#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 259#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 260#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ 261#define CONFIG_ENV_OFFSET 512 262#define CONFIG_ENV_SIZE (2048 - 512) 263#endif 264 265/*----------------------------------------------------------------------- 266 * Hard Reset Configuration Words 267 * 268 * if you change bits in the HRCW, you must also change the CONFIG_SYS_* 269 * defines for the various registers affected by the HRCW e.g. changing 270 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR. 271 */ 272#if defined(CONFIG_BOOT_ROM) 273#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS) 274#else 275#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS) 276#endif 277 278/* no slaves so just fill with zeros */ 279#define CONFIG_SYS_HRCW_SLAVE1 0 280#define CONFIG_SYS_HRCW_SLAVE2 0 281#define CONFIG_SYS_HRCW_SLAVE3 0 282#define CONFIG_SYS_HRCW_SLAVE4 0 283#define CONFIG_SYS_HRCW_SLAVE5 0 284#define CONFIG_SYS_HRCW_SLAVE6 0 285#define CONFIG_SYS_HRCW_SLAVE7 0 286 287/*----------------------------------------------------------------------- 288 * Internal Memory Mapped Register 289 */ 290#define CONFIG_SYS_IMMR 0xF0000000 291 292/*----------------------------------------------------------------------- 293 * Definitions for initial stack pointer and data area (in DPRAM) 294 */ 295#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR 296#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */ 297#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 298#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 299 300/*----------------------------------------------------------------------- 301 * Start addresses for the final memory configuration 302 * (Set up by the startup code) 303 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 304 * 305 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM 306 * is mapped at SDRAM_BASE2_PRELIM. 307 */ 308#define CONFIG_SYS_SDRAM_BASE 0x00000000 309#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE 310#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE 311#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 312#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/ 313 314#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) 315# define CONFIG_SYS_RAMBOOT 316#endif 317 318#ifdef CONFIG_PCI 319#define CONFIG_PCI_PNP 320#define CONFIG_EEPRO100 321#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ 322#endif 323 324/*----------------------------------------------------------------------- 325 * Cache Configuration 326 */ 327#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */ 328#if defined(CONFIG_CMD_KGDB) 329# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ 330#endif 331 332/*----------------------------------------------------------------------- 333 * HIDx - Hardware Implementation-dependent Registers 2-11 334 *----------------------------------------------------------------------- 335 * HID0 also contains cache control - initially enable both caches and 336 * invalidate contents, then the final state leaves only the instruction 337 * cache enabled. Note that Power-On and Hard reset invalidate the caches, 338 * but Soft reset does not. 339 * 340 * HID1 has only read-only information - nothing to set. 341 */ 342#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\ 343 HID0_IFEM|HID0_ABE) 344#define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE) 345#define CONFIG_SYS_HID2 0 346 347/*----------------------------------------------------------------------- 348 * RMR - Reset Mode Register 5-5 349 *----------------------------------------------------------------------- 350 * turn on Checkstop Reset Enable 351 */ 352#define CONFIG_SYS_RMR RMR_CSRE 353 354/*----------------------------------------------------------------------- 355 * BCR - Bus Configuration 4-25 356 *----------------------------------------------------------------------- 357 */ 358 359#define BCR_APD01 0x10000000 360#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */ 361 362/*----------------------------------------------------------------------- 363 * SIUMCR - SIU Module Configuration 4-31 364 *----------------------------------------------------------------------- 365 */ 366#if 0 367#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01) 368#else 369#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10) 370#endif 371 372 373/*----------------------------------------------------------------------- 374 * SYPCR - System Protection Control 4-35 375 * SYPCR can only be written once after reset! 376 *----------------------------------------------------------------------- 377 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable 378 */ 379#if defined(CONFIG_WATCHDOG) 380#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ 381 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE) 382#else 383#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\ 384 SYPCR_SWRI|SYPCR_SWP) 385#endif /* CONFIG_WATCHDOG */ 386 387/*----------------------------------------------------------------------- 388 * TMCNTSC - Time Counter Status and Control 4-40 389 *----------------------------------------------------------------------- 390 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk, 391 * and enable Time Counter 392 */ 393#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) 394 395/*----------------------------------------------------------------------- 396 * PISCR - Periodic Interrupt Status and Control 4-42 397 *----------------------------------------------------------------------- 398 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable 399 * Periodic timer 400 */ 401#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) 402 403/*----------------------------------------------------------------------- 404 * SCCR - System Clock Control 9-8 405 *----------------------------------------------------------------------- 406 */ 407#define CONFIG_SYS_SCCR (SCCR_DFBRG00) 408 409/*----------------------------------------------------------------------- 410 * RCCR - RISC Controller Configuration 13-7 411 *----------------------------------------------------------------------- 412 */ 413#define CONFIG_SYS_RCCR 0 414 415/* 416 * Init Memory Controller: 417 * 418 * Bank Bus Machine PortSz Device 419 * ---- --- ------- ------ ------ 420 * 0 60x GPCM 64 bit FLASH 421 * 1 60x SDRAM 64 bit SDRAM 422 * 423 */ 424 425 /* Initialize SDRAM on local bus 426 */ 427#define CONFIG_SYS_INIT_LOCAL_SDRAM 428 429 430/* Minimum mask to separate preliminary 431 * address ranges for CS[0:2] 432 */ 433#define CONFIG_SYS_MIN_AM_MASK 0xC0000000 434 435/* 436 * we use the same values for 32 MB and 128 MB SDRAM 437 * refresh rate = 7.73 uS (64 MHz Bus Clock) 438 */ 439#define CONFIG_SYS_MPTPR 0x2000 440#define CONFIG_SYS_PSRT 0x0E 441 442#define CONFIG_SYS_MRS_OFFS 0x00000000 443 444 445#if defined(CONFIG_BOOT_ROM) 446/* 447 * Bank 0 - Boot ROM (8 bit wide) 448 */ 449#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\ 450 BRx_PS_8 |\ 451 BRx_MS_GPCM_P |\ 452 BRx_V) 453 454#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\ 455 ORxG_CSNT |\ 456 ORxG_ACS_DIV1 |\ 457 ORxG_SCY_3_CLK |\ 458 ORxG_EHTR |\ 459 ORxG_TRLX) 460 461/* 462 * Bank 1 - Flash (64 bit wide) 463 */ 464#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ 465 BRx_PS_64 |\ 466 BRx_MS_GPCM_P |\ 467 BRx_V) 468 469#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ 470 ORxG_CSNT |\ 471 ORxG_ACS_DIV1 |\ 472 ORxG_SCY_3_CLK |\ 473 ORxG_EHTR |\ 474 ORxG_TRLX) 475 476#else /* ! CONFIG_BOOT_ROM */ 477 478/* 479 * Bank 0 - Flash (64 bit wide) 480 */ 481#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\ 482 BRx_PS_64 |\ 483 BRx_MS_GPCM_P |\ 484 BRx_V) 485 486#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\ 487 ORxG_CSNT |\ 488 ORxG_ACS_DIV1 |\ 489 ORxG_SCY_3_CLK |\ 490 ORxG_EHTR |\ 491 ORxG_TRLX) 492 493/* 494 * Bank 1 - Disk-On-Chip 495 */ 496#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\ 497 BRx_PS_8 |\ 498 BRx_MS_GPCM_P |\ 499 BRx_V) 500 501#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\ 502 ORxG_CSNT |\ 503 ORxG_ACS_DIV1 |\ 504 ORxG_SCY_3_CLK |\ 505 ORxG_EHTR |\ 506 ORxG_TRLX) 507 508#endif /* CONFIG_BOOT_ROM */ 509 510/* Bank 2 - SDRAM 511 */ 512 513#ifndef CONFIG_SYS_RAMBOOT 514#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\ 515 BRx_PS_64 |\ 516 BRx_MS_SDRAM_P |\ 517 BRx_V) 518 519 /* SDRAM initialization values for 8-column chips 520 */ 521#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\ 522 ORxS_BPD_4 |\ 523 ORxS_ROWST_PBI0_A9 |\ 524 ORxS_NUMR_12) 525 526#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\ 527 PSDMR_BSMA_A14_A16 |\ 528 PSDMR_SDA10_PBI0_A10 |\ 529 PSDMR_RFRC_7_CLK |\ 530 PSDMR_PRETOACT_2W |\ 531 PSDMR_ACTTORW_1W |\ 532 PSDMR_LDOTOPRE_1C |\ 533 PSDMR_WRC_1C |\ 534 PSDMR_CL_2) 535 536 /* SDRAM initialization values for 9-column chips 537 */ 538#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\ 539 ORxS_BPD_4 |\ 540 ORxS_ROWST_PBI0_A7 |\ 541 ORxS_NUMR_13) 542 543#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\ 544 PSDMR_BSMA_A13_A15 |\ 545 PSDMR_SDA10_PBI0_A9 |\ 546 PSDMR_RFRC_7_CLK |\ 547 PSDMR_PRETOACT_2W |\ 548 PSDMR_ACTTORW_1W |\ 549 PSDMR_LDOTOPRE_1C |\ 550 PSDMR_WRC_1C |\ 551 PSDMR_CL_2) 552 553#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL 554#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL 555 556#endif /* CONFIG_SYS_RAMBOOT */ 557 558#endif /* __CONFIG_H */ 559