1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28#include <common.h>
29#include <asm/io.h>
30#include <asm/arch/mem.h>
31#include <asm/arch/sys_proto.h>
32#include <i2c.h>
33
34extern omap3_sysinfo sysinfo;
35static struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
36static char *rev_s[CPU_3XX_MAX_REV] = {
37 "1.0",
38 "2.0",
39 "2.1",
40 "3.0",
41 "3.1",
42 "UNKNOWN",
43 "UNKNOWN",
44 "3.1.2"};
45
46
47
48
49void dieid_num_r(void)
50{
51 struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
52 char *uid_s, die_id[34];
53 u32 id[4];
54
55 memset(die_id, 0, sizeof(die_id));
56
57 uid_s = getenv("dieid#");
58
59 if (uid_s == NULL) {
60 id[3] = readl(&id_base->die_id_0);
61 id[2] = readl(&id_base->die_id_1);
62 id[1] = readl(&id_base->die_id_2);
63 id[0] = readl(&id_base->die_id_3);
64 sprintf(die_id, "%08x%08x%08x%08x", id[0], id[1], id[2], id[3]);
65 setenv("dieid#", die_id);
66 uid_s = die_id;
67 }
68
69 printf("Die ID #%s\n", uid_s);
70}
71
72
73
74
75u32 get_cpu_type(void)
76{
77 return readl(&ctrl_base->ctrl_omap_stat);
78}
79
80
81
82
83
84u32 get_cpu_id(void)
85{
86 struct ctrl_id *id_base;
87 u32 cpuid = 0;
88
89
90
91
92
93 __asm__ __volatile__("mrc p15, 0, %0, c0, c0, 0":"=r"(cpuid));
94 if ((cpuid & 0xf) == 0x0) {
95 return 0;
96 } else {
97
98 id_base = (struct ctrl_id *) OMAP34XX_ID_L4_IO_BASE;
99
100 cpuid = readl(&id_base->idcode);
101 }
102
103 return cpuid;
104}
105
106
107
108
109u32 get_cpu_family(void)
110{
111 u16 hawkeye;
112 u32 cpu_family;
113 u32 cpuid = get_cpu_id();
114
115 if (cpuid == 0)
116 return CPU_OMAP34XX;
117
118 hawkeye = (cpuid >> HAWKEYE_SHIFT) & 0xffff;
119 switch (hawkeye) {
120 case HAWKEYE_OMAP34XX:
121 cpu_family = CPU_OMAP34XX;
122 break;
123 case HAWKEYE_AM35XX:
124 cpu_family = CPU_AM35XX;
125 break;
126 case HAWKEYE_OMAP36XX:
127 cpu_family = CPU_OMAP36XX;
128 break;
129 default:
130 cpu_family = CPU_OMAP34XX;
131 }
132
133 return cpu_family;
134}
135
136
137
138
139u32 get_cpu_rev(void)
140{
141 u32 cpuid = get_cpu_id();
142
143 if (cpuid == 0)
144 return CPU_3XX_ES10;
145 else
146 return (cpuid >> CPU_3XX_ID_SHIFT) & 0xf;
147}
148
149
150
151
152u32 get_sku_id(void)
153{
154 struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
155 return readl(&id_base->sku_id) & SKUID_CLK_MASK;
156}
157
158
159
160
161
162
163
164
165
166
167
168
169u32 get_gpmc0_base(void)
170{
171 u32 b;
172
173 b = readl(&gpmc_cfg->cs[0].config7);
174 b &= 0x1F;
175 b = b << 24;
176 return b;
177}
178
179
180
181
182u32 get_gpmc0_width(void)
183{
184 return WIDTH_16BIT;
185}
186
187
188
189
190
191u32 get_board_rev(void)
192{
193 return 0x20;
194}
195
196
197
198
199u32 get_base(void)
200{
201 u32 val;
202
203 __asm__ __volatile__("mov %0, pc \n":"=r"(val)::"memory");
204 val &= 0xF0000000;
205 val >>= 28;
206 return val;
207}
208
209
210
211
212
213u32 is_running_in_flash(void)
214{
215 if (get_base() < 4)
216 return 1;
217
218 return 0;
219}
220
221
222
223
224
225u32 is_running_in_sram(void)
226{
227 if (get_base() == 4)
228 return 1;
229
230 return 0;
231}
232
233
234
235
236
237u32 is_running_in_sdram(void)
238{
239 if (get_base() > 4)
240 return 1;
241
242 return 0;
243}
244
245
246
247
248
249u32 get_boot_type(void)
250{
251 return (readl(&ctrl_base->status) & SYSBOOT_MASK);
252}
253
254
255
256
257u32 get_device_type(void)
258{
259 return ((readl(&ctrl_base->status) & (DEVICE_MASK)) >> 8);
260}
261
262#ifdef CONFIG_DISPLAY_CPUINFO
263
264
265
266int print_cpuinfo (void)
267{
268 char *cpu_family_s, *cpu_s, *sec_s, *max_clk;
269
270 switch (get_cpu_family()) {
271 case CPU_OMAP34XX:
272 cpu_family_s = "OMAP";
273 switch (get_cpu_type()) {
274 case OMAP3503:
275 cpu_s = "3503";
276 break;
277 case OMAP3515:
278 cpu_s = "3515";
279 break;
280 case OMAP3525:
281 cpu_s = "3525";
282 break;
283 case OMAP3530:
284 cpu_s = "3530";
285 break;
286 default:
287 cpu_s = "35XX";
288 break;
289 }
290 if ((get_cpu_rev() >= CPU_3XX_ES31) &&
291 (get_sku_id() == SKUID_CLK_720MHZ))
292 max_clk = "720 mHz";
293 else
294 max_clk = "600 mHz";
295
296 break;
297 case CPU_AM35XX:
298 cpu_family_s = "AM";
299 switch (get_cpu_type()) {
300 case AM3505:
301 cpu_s = "3505";
302 break;
303 case AM3517:
304 cpu_s = "3517";
305 break;
306 default:
307 cpu_s = "35XX";
308 break;
309 }
310 max_clk = "600 Mhz";
311 break;
312 case CPU_OMAP36XX:
313 cpu_family_s = "OMAP";
314 switch (get_cpu_type()) {
315 case OMAP3730:
316 cpu_s = "3630/3730";
317 break;
318 default:
319 cpu_s = "36XX/37XX";
320 break;
321 }
322 max_clk = "1 Ghz";
323 break;
324 default:
325 cpu_family_s = "OMAP";
326 cpu_s = "35XX";
327 max_clk = "600 Mhz";
328 }
329
330 switch (get_device_type()) {
331 case TST_DEVICE:
332 sec_s = "TST";
333 break;
334 case EMU_DEVICE:
335 sec_s = "EMU";
336 break;
337 case HS_DEVICE:
338 sec_s = "HS";
339 break;
340 case GP_DEVICE:
341 sec_s = "GP";
342 break;
343 default:
344 sec_s = "?";
345 }
346
347 printf("%s%s-%s ES%s, CPU-OPP2, L3-165MHz, Max CPU Clock %s\n",
348 cpu_family_s, cpu_s, sec_s,
349 rev_s[get_cpu_rev()], max_clk);
350
351 return 0;
352}
353#endif
354