uboot/include/configs/MPC8360ERDK.h
<<
>>
Prefs
   1/*
   2 * Copyright (C) 2006 Freescale Semiconductor, Inc.
   3 *                    Dave Liu <daveliu@freescale.com>
   4 *
   5 * Copyright (C) 2007 Logic Product Development, Inc.
   6 *                    Peter Barada <peterb@logicpd.com>
   7 *
   8 * Copyright (C) 2007 MontaVista Software, Inc.
   9 *                    Anton Vorontsov <avorontsov@ru.mvista.com>
  10 *
  11 * This program is free software; you can redistribute it and/or
  12 * modify it under the terms of the GNU General Public License as
  13 * published by the Free Software Foundation; either version 2 of
  14 * the License, or (at your option) any later version.
  15 */
  16
  17#ifndef __CONFIG_H
  18#define __CONFIG_H
  19
  20/*
  21 * High Level Configuration Options
  22 */
  23#define CONFIG_E300             1 /* E300 family */
  24#define CONFIG_QE               1 /* Has QE */
  25#define CONFIG_MPC83xx          1 /* MPC83xx family */
  26#define CONFIG_MPC8360          1 /* MPC8360 CPU specific */
  27#define CONFIG_MPC8360ERDK      1 /* MPC8360ERDK board specific */
  28
  29#define CONFIG_SYS_TEXT_BASE    0xFF800000
  30
  31/*
  32 * System Clock Setup
  33 */
  34#ifdef CONFIG_CLKIN_33MHZ
  35#define CONFIG_83XX_CLKIN               33333333
  36#define CONFIG_SYS_CLK_FREQ             33333333
  37#define CONFIG_PCI_33M                          1
  38#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK  HRCWL_CSB_TO_CLKIN_10X1
  39#else
  40#define CONFIG_83XX_CLKIN               66000000
  41#define CONFIG_SYS_CLK_FREQ             66000000
  42#define CONFIG_PCI_66M                          1
  43#define HRCWL_CSB_TO_CLKIN_MPC8360ERDK  HRCWL_CSB_TO_CLKIN_5X1
  44#endif /* CONFIG_CLKIN_33MHZ */
  45
  46/*
  47 * Hardware Reset Configuration Word
  48 */
  49#define CONFIG_SYS_HRCW_LOW (\
  50        HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  51        HRCWL_DDR_TO_SCB_CLK_1X1 |\
  52        HRCWL_CSB_TO_CLKIN_MPC8360ERDK |\
  53        HRCWL_CORE_TO_CSB_2X1 |\
  54        HRCWL_CE_TO_PLL_1X15)
  55
  56#define CONFIG_SYS_HRCW_HIGH (\
  57        HRCWH_PCI_HOST |\
  58        HRCWH_PCI1_ARBITER_ENABLE |\
  59        HRCWH_PCICKDRV_ENABLE |\
  60        HRCWH_CORE_ENABLE |\
  61        HRCWH_FROM_0X00000100 |\
  62        HRCWH_BOOTSEQ_DISABLE |\
  63        HRCWH_SW_WATCHDOG_DISABLE |\
  64        HRCWH_ROM_LOC_LOCAL_16BIT |\
  65        HRCWH_SECONDARY_DDR_DISABLE |\
  66        HRCWH_BIG_ENDIAN |\
  67        HRCWH_LALE_EARLY)
  68
  69/*
  70 * System IO Config
  71 */
  72#define CONFIG_SYS_SICRH                0x00000000
  73#define CONFIG_SYS_SICRL                0x40000000
  74
  75#define CONFIG_BOARD_EARLY_INIT_R
  76
  77/*
  78 * IMMR new address
  79 */
  80#define CONFIG_SYS_IMMR         0xE0000000
  81
  82/*
  83 * DDR Setup
  84 */
  85#define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
  86#define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
  87#define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
  88#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN \
  89                                        | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
  90
  91#define CONFIG_SYS_83XX_DDR_USES_CS0
  92
  93#define CONFIG_DDR_ECC          /* support DDR ECC function */
  94#define CONFIG_DDR_ECC_CMD      /* Use DDR ECC user commands */
  95
  96/*
  97 * DDRCDR - DDR Control Driver Register
  98 */
  99#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
 100                                | DDRCDR_ODT \
 101                                | DDRCDR_Q_DRN)
 102                                /* 0x80080001 */
 103
 104#undef CONFIG_SPD_EEPROM        /* Do not use SPD EEPROM for DDR setup */
 105
 106/*
 107 * Manually set up DDR parameters
 108 */
 109#define CONFIG_DDR_II
 110#define CONFIG_SYS_DDR_SIZE             256 /* MB */
 111#define CONFIG_SYS_DDR_CS0_BNDS         0x0000000f
 112#define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
 113                                        | CSCONFIG_ROW_BIT_13 \
 114                                        | CSCONFIG_COL_BIT_10 \
 115                                        | CSCONFIG_ODT_WR_ONLY_CURRENT)
 116#define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SDRAM_TYPE_DDR2 \
 117                                        | SDRAM_CFG_ECC_EN)
 118#define CONFIG_SYS_DDR_SDRAM_CFG2       0x00001000
 119#define CONFIG_SYS_DDR_CLK_CNTL         (DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
 120#define CONFIG_SYS_DDR_INTERVAL         ((256 << SDRAM_INTERVAL_BSTOPRE_SHIFT) \
 121                                        | (1115 << SDRAM_INTERVAL_REFINT_SHIFT))
 122#define CONFIG_SYS_DDR_MODE             0x47800432
 123#define CONFIG_SYS_DDR_MODE2            0x8000c000
 124
 125#define CONFIG_SYS_DDR_TIMING_0 ((2 << TIMING_CFG0_MRS_CYC_SHIFT) | \
 126                                 (9 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
 127                                 (3 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) | \
 128                                 (3 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) | \
 129                                 (0 << TIMING_CFG0_WWT_SHIFT) | \
 130                                 (0 << TIMING_CFG0_RRT_SHIFT) | \
 131                                 (0 << TIMING_CFG0_WRT_SHIFT) | \
 132                                 (0 << TIMING_CFG0_RWT_SHIFT))
 133
 134#define CONFIG_SYS_DDR_TIMING_1 ((TIMING_CFG1_CASLAT_30) | \
 135                                 (2 << TIMING_CFG1_WRTORD_SHIFT) | \
 136                                 (2 << TIMING_CFG1_ACTTOACT_SHIFT) | \
 137                                 (3 << TIMING_CFG1_WRREC_SHIFT) | \
 138                                 (10 << TIMING_CFG1_REFREC_SHIFT) | \
 139                                 (3 << TIMING_CFG1_ACTTORW_SHIFT) | \
 140                                 (8 << TIMING_CFG1_ACTTOPRE_SHIFT) | \
 141                                 (3 << TIMING_CFG1_PRETOACT_SHIFT))
 142
 143#define CONFIG_SYS_DDR_TIMING_2 ((9 << TIMING_CFG2_FOUR_ACT_SHIFT) | \
 144                                 (4 << TIMING_CFG2_CKE_PLS_SHIFT) | \
 145                                 (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) | \
 146                                 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) | \
 147                                 (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) | \
 148                                 (0 << TIMING_CFG2_ADD_LAT_SHIFT) | \
 149                                 (0 << TIMING_CFG2_CPO_SHIFT))
 150
 151#define CONFIG_SYS_DDR_TIMING_3 0x00000000
 152
 153/*
 154 * Memory test
 155 */
 156#undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
 157#define CONFIG_SYS_MEMTEST_START        0x00000000 /* memtest region */
 158#define CONFIG_SYS_MEMTEST_END          0x00100000
 159
 160/*
 161 * The reserved memory
 162 */
 163#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
 164#define CONFIG_SYS_FLASH_BASE           0xFF800000 /* FLASH base address */
 165
 166#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
 167#define CONFIG_SYS_RAMBOOT
 168#else
 169#undef  CONFIG_SYS_RAMBOOT
 170#endif
 171
 172#define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
 173#define CONFIG_SYS_MALLOC_LEN   (128 * 1024) /* Reserved for malloc */
 174
 175/*
 176 * Initial RAM Base Address Setup
 177 */
 178#define CONFIG_SYS_INIT_RAM_LOCK        1
 179#define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
 180#define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
 181#define CONFIG_SYS_GBL_DATA_OFFSET      \
 182                        (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
 183
 184/*
 185 * Local Bus Configuration & Clock Setup
 186 */
 187#define CONFIG_SYS_LCRR_DBYP    LCRR_DBYP
 188#define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_4
 189#define CONFIG_SYS_LBC_LBCR     0x00000000
 190
 191/*
 192 * FLASH on the Local Bus
 193 */
 194#define CONFIG_SYS_FLASH_CFI            /* use the Common Flash Interface */
 195#define CONFIG_FLASH_CFI_DRIVER         /* use the CFI driver */
 196#define CONFIG_SYS_FLASH_SIZE           8 /* max FLASH size is 32M */
 197#define CONFIG_SYS_FLASH_PROTECTION     1 /* Use intel Flash protection. */
 198
 199                                        /* Window base at flash base */
 200#define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
 201#define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_32MB)
 202
 203#define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
 204                                | BR_PS_16      /* 16 bit port */ \
 205                                | BR_MS_GPCM    /* MSEL = GPCM */ \
 206                                | BR_V)         /* valid */
 207#define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
 208                                | OR_UPM_XAM \
 209                                | OR_GPCM_CSNT \
 210                                | OR_GPCM_ACS_DIV2 \
 211                                | OR_GPCM_XACS \
 212                                | OR_GPCM_SCY_15 \
 213                                | OR_GPCM_TRLX_SET \
 214                                | OR_GPCM_EHTR_SET \
 215                                | OR_GPCM_EAD)
 216
 217#define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
 218#define CONFIG_SYS_MAX_FLASH_SECT       256 /* max sectors per device */
 219
 220#undef  CONFIG_SYS_FLASH_CHECKSUM
 221
 222/*
 223 * NAND flash on the local bus
 224 */
 225#define CONFIG_SYS_NAND_BASE            0x60000000
 226#define CONFIG_CMD_NAND         1
 227#define CONFIG_NAND_FSL_UPM     1
 228#define CONFIG_SYS_MAX_NAND_DEVICE      1
 229#define CONFIG_MTD_NAND_VERIFY_WRITE
 230
 231#define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_NAND_BASE
 232/*
 233 * [RFC] Comment said 4KB window; code said 256MB window; OR1 says 64MB
 234 * ... What's correct?
 235 */
 236#define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_256MB)
 237
 238/* Port size 8 bit, UPMA */
 239#define CONFIG_SYS_BR1_PRELIM           (CONFIG_SYS_NAND_BASE \
 240                                        | BR_PS_8 \
 241                                        | BR_MS_UPMA \
 242                                        | BR_V)
 243                                        /* 0x60000881 */
 244#define CONFIG_SYS_OR1_PRELIM           (OR_AM_64MB | OR_UPM_EAD)
 245                                        /* 0xFC000001 */
 246
 247/*
 248 * Fujitsu MB86277 (MINT) graphics controller
 249 */
 250#define CONFIG_SYS_VIDEO_BASE           0x70000000
 251
 252#define CONFIG_SYS_LBLAWBAR2_PRELIM     CONFIG_SYS_VIDEO_BASE
 253#define CONFIG_SYS_LBLAWAR2_PRELIM      (LBLAWAR_EN | LBLAWAR_64MB)
 254
 255/* Port size 32 bit, UPMB */
 256#define CONFIG_SYS_BR2_PRELIM   (CONFIG_SYS_VIDEO_BASE \
 257                                | BR_PS_32 \
 258                                | BR_MS_UPMB \
 259                                | BR_V)
 260                                /* 0x000018a1 */
 261#define CONFIG_SYS_OR2_PRELIM   (OR_AM_64MB | OR_UPM_EAD)
 262                                /* 0xFC000001 */
 263
 264/*
 265 * Serial Port
 266 */
 267#define CONFIG_CONS_INDEX       1
 268#define CONFIG_SYS_NS16550
 269#define CONFIG_SYS_NS16550_SERIAL
 270#define CONFIG_SYS_NS16550_REG_SIZE     1
 271#define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
 272
 273#define CONFIG_SYS_BAUDRATE_TABLE  \
 274                {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
 275
 276#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
 277#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
 278
 279#define CONFIG_CMDLINE_EDITING  1       /* add command line history */
 280#define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
 281/* Use the HUSH parser */
 282#define CONFIG_SYS_HUSH_PARSER
 283#ifdef  CONFIG_SYS_HUSH_PARSER
 284#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
 285#endif
 286
 287/* Pass open firmware flat tree */
 288#define CONFIG_OF_LIBFDT        1
 289#define CONFIG_OF_BOARD_SETUP   1
 290#define CONFIG_OF_STDOUT_VIA_ALIAS
 291
 292/* I2C */
 293#define CONFIG_HARD_I2C         /* I2C with hardware support */
 294#undef  CONFIG_SOFT_I2C         /* I2C bit-banged */
 295#define CONFIG_FSL_I2C
 296#define CONFIG_I2C_MULTI_BUS
 297#define CONFIG_SYS_I2C_SPEED    400000  /* I2C speed and slave address */
 298#define CONFIG_SYS_I2C_SLAVE    0x7F
 299#define CONFIG_SYS_I2C_NOPROBES { {0, 0x52} } /* Don't probe these addrs */
 300#define CONFIG_SYS_I2C_OFFSET   0x3000
 301#define CONFIG_SYS_I2C2_OFFSET  0x3100
 302
 303/*
 304 * General PCI
 305 * Addresses are mapped 1-1.
 306 */
 307#define CONFIG_PCI
 308
 309#define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
 310#define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
 311#define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000 /* 256M */
 312#define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
 313#define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
 314#define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000 /* 256M */
 315#define CONFIG_SYS_PCI1_IO_BASE         0xE0300000
 316#define CONFIG_SYS_PCI1_IO_PHYS         0xE0300000
 317#define CONFIG_SYS_PCI1_IO_SIZE         0x100000 /* 1M */
 318
 319#ifdef CONFIG_PCI
 320
 321#define CONFIG_PCI_PNP          /* do pci plug-and-play */
 322
 323#undef CONFIG_EEPRO100
 324#undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
 325#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
 326
 327#endif  /* CONFIG_PCI */
 328
 329/*
 330 * QE UEC ethernet configuration
 331 */
 332#define CONFIG_UEC_ETH
 333#define CONFIG_ETHPRIME         "UEC0"
 334
 335#define CONFIG_UEC_ETH1         /* GETH1 */
 336
 337#ifdef CONFIG_UEC_ETH1
 338#define CONFIG_SYS_UEC1_UCC_NUM 0       /* UCC1 */
 339#define CONFIG_SYS_UEC1_RX_CLK          QE_CLK_NONE
 340#define CONFIG_SYS_UEC1_TX_CLK          QE_CLK9
 341#define CONFIG_SYS_UEC1_ETH_TYPE        GIGA_ETH
 342#define CONFIG_SYS_UEC1_PHY_ADDR        2
 343#define CONFIG_SYS_UEC1_INTERFACE_TYPE  PHY_INTERFACE_MODE_RGMII_RXID
 344#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
 345#endif
 346
 347#define CONFIG_UEC_ETH2         /* GETH2 */
 348
 349#ifdef CONFIG_UEC_ETH2
 350#define CONFIG_SYS_UEC2_UCC_NUM 1       /* UCC2 */
 351#define CONFIG_SYS_UEC2_RX_CLK          QE_CLK_NONE
 352#define CONFIG_SYS_UEC2_TX_CLK          QE_CLK4
 353#define CONFIG_SYS_UEC2_ETH_TYPE        GIGA_ETH
 354#define CONFIG_SYS_UEC2_PHY_ADDR        4
 355#define CONFIG_SYS_UEC2_INTERFACE_TYPE  PHY_INTERFACE_MODE_RGMII_RXID
 356#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
 357#endif
 358
 359/*
 360 * Environment
 361 */
 362
 363#ifndef CONFIG_SYS_RAMBOOT
 364#define CONFIG_ENV_IS_IN_FLASH  1
 365#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
 366#define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
 367#define CONFIG_ENV_SIZE         0x20000
 368#else /* CONFIG_SYS_RAMBOOT */
 369#define CONFIG_SYS_NO_FLASH     1       /* Flash is not usable now */
 370#define CONFIG_ENV_IS_NOWHERE   1       /* Store ENV in memory only */
 371#define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
 372#define CONFIG_ENV_SIZE         0x2000
 373#endif /* CONFIG_SYS_RAMBOOT */
 374
 375#define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
 376#define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
 377
 378/*
 379 * BOOTP options
 380 */
 381#define CONFIG_BOOTP_BOOTFILESIZE
 382#define CONFIG_BOOTP_BOOTPATH
 383#define CONFIG_BOOTP_GATEWAY
 384#define CONFIG_BOOTP_HOSTNAME
 385
 386
 387/*
 388 * Command line configuration.
 389 */
 390#include <config_cmd_default.h>
 391
 392#define CONFIG_CMD_PING
 393#define CONFIG_CMD_I2C
 394#define CONFIG_CMD_ASKENV
 395#define CONFIG_CMD_DHCP
 396
 397#if defined(CONFIG_PCI)
 398#define CONFIG_CMD_PCI
 399#endif
 400
 401#if defined(CONFIG_SYS_RAMBOOT)
 402#undef CONFIG_CMD_SAVEENV
 403#undef CONFIG_CMD_LOADS
 404#endif
 405
 406#undef CONFIG_WATCHDOG          /* watchdog disabled */
 407
 408/*
 409 * Miscellaneous configurable options
 410 */
 411#define CONFIG_SYS_LONGHELP             /* undef to save memory */
 412#define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
 413#define CONFIG_SYS_PROMPT               "=> "   /* Monitor Command Prompt */
 414
 415#if defined(CONFIG_CMD_KGDB)
 416        #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
 417#else
 418        #define CONFIG_SYS_CBSIZE       256 /* Console I/O Buffer Size */
 419#endif
 420
 421                                /* Print Buffer Size */
 422#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
 423#define CONFIG_SYS_MAXARGS      16      /* max number of command args */
 424                                /* Boot Argument Buffer Size */
 425#define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
 426#define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
 427
 428/*
 429 * For booting Linux, the board info and command line data
 430 * have to be in the first 256 MB of memory, since this is
 431 * the maximum mapped by the Linux kernel during initialization.
 432 */
 433#define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
 434
 435/*
 436 * Core HID Setup
 437 */
 438#define CONFIG_SYS_HID0_INIT    0x000000000
 439#define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
 440                                 HID0_ENABLE_INSTRUCTION_CACHE)
 441#define CONFIG_SYS_HID2         HID2_HBE
 442
 443/*
 444 * MMU Setup
 445 */
 446
 447#define CONFIG_HIGH_BATS        1       /* High BATs supported */
 448
 449/* DDR: cache cacheable */
 450#define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE \
 451                                | BATL_PP_RW \
 452                                | BATL_MEMCOHERENCE)
 453#define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE \
 454                                | BATU_BL_256M \
 455                                | BATU_VS \
 456                                | BATU_VP)
 457#define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
 458#define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
 459
 460/* IMMRBAR & PCI IO: cache-inhibit and guarded */
 461#define CONFIG_SYS_IBAT1L       (CONFIG_SYS_IMMR \
 462                                | BATL_PP_RW \
 463                                | BATL_CACHEINHIBIT \
 464                                | BATL_GUARDEDSTORAGE)
 465#define CONFIG_SYS_IBAT1U       (CONFIG_SYS_IMMR \
 466                                | BATU_BL_4M \
 467                                | BATU_VS \
 468                                | BATU_VP)
 469#define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
 470#define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
 471
 472/* NAND: cache-inhibit and guarded */
 473#define CONFIG_SYS_IBAT2L       (CONFIG_SYS_NAND_BASE \
 474                                | BATL_PP_RW \
 475                                | BATL_CACHEINHIBIT \
 476                                | BATL_GUARDEDSTORAGE)
 477#define CONFIG_SYS_IBAT2U       (CONFIG_SYS_NAND_BASE \
 478                                | BATU_BL_64M \
 479                                | BATU_VS \
 480                                | BATU_VP)
 481#define CONFIG_SYS_DBAT2L       CONFIG_SYS_IBAT2L
 482#define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
 483
 484/* FLASH: icache cacheable, but dcache-inhibit and guarded */
 485#define CONFIG_SYS_IBAT3L       (CONFIG_SYS_FLASH_BASE \
 486                                | BATL_PP_RW \
 487                                | BATL_MEMCOHERENCE)
 488#define CONFIG_SYS_IBAT3U       (CONFIG_SYS_FLASH_BASE \
 489                                | BATU_BL_32M \
 490                                | BATU_VS \
 491                                | BATU_VP)
 492#define CONFIG_SYS_DBAT3L       (CONFIG_SYS_FLASH_BASE \
 493                                | BATL_PP_RW \
 494                                | BATL_CACHEINHIBIT \
 495                                | BATL_GUARDEDSTORAGE)
 496#define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
 497
 498/* Stack in dcache: cacheable, no memory coherence */
 499#define CONFIG_SYS_IBAT4L       (CONFIG_SYS_INIT_RAM_ADDR \
 500                                | BATL_PP_RW)
 501#define CONFIG_SYS_IBAT4U       (CONFIG_SYS_INIT_RAM_ADDR \
 502                                | BATU_BL_128K \
 503                                | BATU_VS \
 504                                | BATU_VP)
 505#define CONFIG_SYS_DBAT4L       CONFIG_SYS_IBAT4L
 506#define CONFIG_SYS_DBAT4U       CONFIG_SYS_IBAT4U
 507
 508#define CONFIG_SYS_IBAT5L       (CONFIG_SYS_VIDEO_BASE \
 509                                | BATL_PP_RW \
 510                                | BATL_CACHEINHIBIT \
 511                                | BATL_GUARDEDSTORAGE)
 512#define CONFIG_SYS_IBAT5U       (CONFIG_SYS_VIDEO_BASE \
 513                                | BATU_BL_64M \
 514                                | BATU_VS \
 515                                | BATU_VP)
 516#define CONFIG_SYS_DBAT5L       CONFIG_SYS_IBAT5L
 517#define CONFIG_SYS_DBAT5U       CONFIG_SYS_IBAT5U
 518
 519#ifdef CONFIG_PCI
 520/* PCI MEM space: cacheable */
 521#define CONFIG_SYS_IBAT6L       (CONFIG_SYS_PCI1_MEM_PHYS \
 522                                | BATL_PP_RW \
 523                                | BATL_MEMCOHERENCE)
 524#define CONFIG_SYS_IBAT6U       (CONFIG_SYS_PCI1_MEM_PHYS \
 525                                | BATU_BL_256M \
 526                                | BATU_VS \
 527                                | BATU_VP)
 528#define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
 529#define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
 530/* PCI MMIO space: cache-inhibit and guarded */
 531#define CONFIG_SYS_IBAT7L       (CONFIG_SYS_PCI1_MMIO_PHYS \
 532                                | BATL_PP_RW \
 533                                | BATL_CACHEINHIBIT \
 534                                | BATL_GUARDEDSTORAGE)
 535#define CONFIG_SYS_IBAT7U       (CONFIG_SYS_PCI1_MMIO_PHYS \
 536                                | BATU_BL_256M \
 537                                | BATU_VS \
 538                                | BATU_VP)
 539#define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
 540#define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
 541#else /* CONFIG_PCI */
 542#define CONFIG_SYS_IBAT6L       (0)
 543#define CONFIG_SYS_IBAT6U       (0)
 544#define CONFIG_SYS_IBAT7L       (0)
 545#define CONFIG_SYS_IBAT7U       (0)
 546#define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
 547#define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
 548#define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
 549#define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
 550#endif /* CONFIG_PCI */
 551
 552#if defined(CONFIG_CMD_KGDB)
 553#define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
 554#define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
 555#endif
 556
 557/*
 558 * Environment Configuration
 559 */
 560#define CONFIG_ENV_OVERWRITE
 561
 562#if defined(CONFIG_UEC_ETH)
 563#define CONFIG_HAS_ETH0
 564#define CONFIG_HAS_ETH1
 565#define CONFIG_HAS_ETH2
 566#define CONFIG_HAS_ETH3
 567#endif
 568
 569#define CONFIG_BAUDRATE 115200
 570
 571#define CONFIG_LOADADDR a00000
 572#define CONFIG_HOSTNAME mpc8360erdk
 573#define CONFIG_BOOTFILE "uImage"
 574
 575#define CONFIG_ROOTPATH         "/nfsroot/"
 576
 577#define CONFIG_BOOTDELAY 2      /* -1 disables auto-boot */
 578#undef  CONFIG_BOOTARGS         /* the boot command will set bootargs */
 579
 580#define CONFIG_EXTRA_ENV_SETTINGS \
 581        "netdev=eth0\0"                                                 \
 582        "consoledev=ttyS0\0"                                            \
 583        "loadaddr=a00000\0"                                             \
 584        "fdtaddr=900000\0"                                              \
 585        "fdtfile=mpc836x_rdk.dtb\0"                                     \
 586        "fsfile=fs\0"                                                   \
 587        "ubootfile=u-boot.bin\0"                                        \
 588        "mtdparts=mtdparts=60000000.nand-flash:4096k(kernel),128k(dtb),"\
 589                                                        "-(rootfs)\0"   \
 590        "setbootargs=setenv bootargs console=$consoledev,$baudrate "    \
 591                "$mtdparts panic=1\0"                                   \
 592        "adddhcpargs=setenv bootargs $bootargs ip=on\0"                 \
 593        "addnfsargs=setenv bootargs $bootargs ip=$ipaddr:$serverip:"    \
 594                "$gatewayip:$netmask:$hostname:$netdev:off "            \
 595                "root=/dev/nfs rw nfsroot=$serverip:$rootpath\0"        \
 596        "addnandargs=setenv bootargs $bootargs root=/dev/mtdblock3 "    \
 597                "rootfstype=jffs2 rw\0"                                 \
 598        "tftp_get_uboot=tftp 100000 $ubootfile\0"                       \
 599        "tftp_get_kernel=tftp $loadaddr $bootfile\0"                    \
 600        "tftp_get_dtb=tftp $fdtaddr $fdtfile\0"                         \
 601        "tftp_get_fs=tftp c00000 $fsfile\0"                             \
 602        "nand_erase_kernel=nand erase 0 400000\0"                       \
 603        "nand_erase_dtb=nand erase 400000 20000\0"                      \
 604        "nand_erase_fs=nand erase 420000 3be0000\0"                     \
 605        "nand_write_kernel=nand write.jffs2 $loadaddr 0 400000\0"       \
 606        "nand_write_dtb=nand write.jffs2 $fdtaddr 400000 20000\0"       \
 607        "nand_write_fs=nand write.jffs2 c00000 420000 $filesize\0"      \
 608        "nand_read_kernel=nand read.jffs2 $loadaddr 0 400000\0"         \
 609        "nand_read_dtb=nand read.jffs2 $fdtaddr 400000 20000\0"         \
 610        "nor_reflash=protect off ff800000 ff87ffff ; "                  \
 611                "erase ff800000 ff87ffff ; "                            \
 612                "cp.b 100000 ff800000 $filesize\0"                      \
 613        "nand_reflash_kernel=run tftp_get_kernel nand_erase_kernel "    \
 614                "nand_write_kernel\0"                                   \
 615        "nand_reflash_dtb=run tftp_get_dtb nand_erase_dtb nand_write_dtb\0"\
 616        "nand_reflash_fs=run tftp_get_fs nand_erase_fs nand_write_fs\0" \
 617        "nand_reflash=run nand_reflash_kernel nand_reflash_dtb "        \
 618                "nand_reflash_fs\0"                                     \
 619        "boot_m=bootm $loadaddr - $fdtaddr\0"                           \
 620        "dhcpboot=dhcp ; run setbootargs adddhcpargs tftp_get_dtb boot_m\0"\
 621        "nfsboot=run setbootargs addnfsargs tftp_get_kernel tftp_get_dtb "\
 622                "boot_m\0"                                              \
 623        "nandboot=run setbootargs addnandargs nand_read_kernel nand_read_dtb "\
 624                "boot_m\0"                                              \
 625        ""
 626
 627#define CONFIG_BOOTCOMMAND "run dhcpboot"
 628
 629#endif /* __CONFIG_H */
 630