1/* 2 * (C) Copyright 2006-2007 3 * Stefan Roese, DENX Software Engineering, sr@denx.de. 4 * 5 * Configuation settings for the PDNB3 board. 6 * 7 * See file CREDITS for list of people who contributed to this 8 * project. 9 * 10 * This program is free software; you can redistribute it and/or 11 * modify it under the terms of the GNU General Public License as 12 * published by the Free Software Foundation; either version 2 of 13 * the License, or (at your option) any later version. 14 * 15 * This program is distributed in the hope that it will be useful, 16 * but WITHOUT ANY WARRANTY; without even the implied warranty of 17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 18 * GNU General Public License for more details. 19 * 20 * You should have received a copy of the GNU General Public License 21 * along with this program; if not, write to the Free Software 22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 23 * MA 02111-1307 USA 24 */ 25 26#ifndef __CONFIG_H 27#define __CONFIG_H 28 29/* 30 * High Level Configuration Options 31 * (easy to change) 32 */ 33#define CONFIG_IXP425 1 /* This is an IXP425 CPU */ 34#define CONFIG_PDNB3 1 /* on an PDNB3 board */ 35 36#define CONFIG_MACH_TYPE 1002 37 38#define CONFIG_DISPLAY_CPUINFO 1 /* display cpu info (and speed) */ 39#define CONFIG_DISPLAY_BOARDINFO 1 /* display board info */ 40 41/* 42 * Ethernet 43 */ 44#define CONFIG_IXP4XX_NPE 1 /* include IXP4xx NPE support */ 45#define CONFIG_PHY_ADDR 16 /* NPE0 PHY address */ 46#define CONFIG_HAS_ETH1 47#define CONFIG_PHY1_ADDR 18 /* NPE1 PHY address */ 48#define CONFIG_MII 1 /* MII PHY management */ 49#define CONFIG_SYS_RX_ETH_BUFFER 16 /* Number of ethernet rx buffers & descriptors */ 50 51/* 52 * Misc configuration options 53 */ 54#define CONFIG_BOOTCOUNT_LIMIT /* support for bootcount limit */ 55#define CONFIG_SYS_BOOTCOUNT_ADDR 0x60003000 /* inside qmrg sram */ 56 57#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ 58#define CONFIG_SETUP_MEMORY_TAGS 1 59#define CONFIG_INITRD_TAG 1 60 61/* 62 * Size of malloc() pool 63 */ 64#define CONFIG_SYS_MALLOC_LEN (1 << 20) 65 66/* allow to overwrite serial and ethaddr */ 67#define CONFIG_ENV_OVERWRITE 68 69#define CONFIG_IXP_SERIAL 70#define CONFIG_BAUDRATE 115200 71#define CONFIG_SYS_IXP425_CONSOLE IXP425_UART1 /* we use UART1 for console */ 72 73 74/* 75 * BOOTP options 76 */ 77#define CONFIG_BOOTP_BOOTFILESIZE 78#define CONFIG_BOOTP_BOOTPATH 79#define CONFIG_BOOTP_GATEWAY 80#define CONFIG_BOOTP_HOSTNAME 81 82 83/* 84 * Command line configuration. 85 */ 86#include <config_cmd_default.h> 87 88#define CONFIG_CMD_DHCP 89#define CONFIG_CMD_DATE 90#define CONFIG_CMD_NET 91#define CONFIG_CMD_MII 92#define CONFIG_CMD_I2C 93#define CONFIG_CMD_ELF 94#define CONFIG_CMD_PING 95 96#if !defined(CONFIG_SCPU) 97#define CONFIG_CMD_NAND 98#endif 99 100 101#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ 102#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ 103 104/* 105 * Miscellaneous configurable options 106 */ 107#define CONFIG_SYS_LONGHELP /* undef to save memory */ 108#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ 109#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 110#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 111#define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 112#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 113 114#define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ 115#define CONFIG_SYS_MEMTEST_END 0x00800000 /* 4 ... 8 MB in DRAM */ 116#define CONFIG_SYS_LOAD_ADDR 0x00010000 /* default load address */ 117 118#define CONFIG_IXP425_TIMER_CLK 66666666 119#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ 120 121/* 122 * Stack sizes 123 * 124 * The stack sizes are set up in start.S using the settings below 125 */ 126#define CONFIG_STACKSIZE (128*1024) /* regular stack */ 127#ifdef CONFIG_USE_IRQ 128#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */ 129#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */ 130#endif 131 132/*************************************************************** 133 * Platform/Board specific defines start here. 134 ***************************************************************/ 135 136/*----------------------------------------------------------------------- 137 * Default configuration (environment varibles...) 138 *----------------------------------------------------------------------*/ 139#define CONFIG_PREBOOT "echo;" \ 140 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 141 "echo" 142 143#undef CONFIG_BOOTARGS 144 145#define CONFIG_EXTRA_ENV_SETTINGS \ 146 "netdev=eth0\0" \ 147 "hostname=pdnb3\0" \ 148 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 149 "nfsroot=${serverip}:${rootpath}\0" \ 150 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 151 "addip=setenv bootargs ${bootargs} ethaddr=${ethaddr} " \ 152 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 153 ":${hostname}:${netdev}:off panic=1\0" \ 154 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate} " \ 155 "mtdparts=${mtdparts}\0" \ 156 "flash_nfs=run nfsargs addip addtty;" \ 157 "bootm ${kernel_addr}\0" \ 158 "flash_self=run ramargs addip addtty;" \ 159 "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 160 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \ 161 "bootm\0" \ 162 "rootpath=/opt/buildroot\0" \ 163 "bootfile=/tftpboot/netbox/uImage\0" \ 164 "kernel_addr=50080000\0" \ 165 "ramdisk_addr=50200000\0" \ 166 "load=tftp 100000 /tftpboot/netbox/u-boot.bin\0" \ 167 "update=protect off 50000000 5007dfff;era 50000000 5007dfff;" \ 168 "cp.b 100000 50000000 ${filesize};" \ 169 "setenv filesize;saveenv\0" \ 170 "upd=run load update\0" \ 171 "ipaddr=10.0.0.233\0" \ 172 "serverip=10.0.0.152\0" \ 173 "netmask=255.255.0.0\0" \ 174 "ethaddr=c6:6f:13:36:f3:81\0" \ 175 "eth1addr=c6:6f:13:36:f3:82\0" \ 176 "mtdparts=IXP4XX-Flash.0:504k@0(uboot),4k@504k(env)," \ 177 "4k@508k(renv)\0" \ 178 "" 179#define CONFIG_BOOTCOMMAND "run net_nfs" 180 181/* 182 * Physical Memory Map 183 */ 184#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */ 185#define PHYS_SDRAM_1 0x00000000 /* SDRAM Bank #1 */ 186#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */ 187 188#define CONFIG_SYS_TEXT_BASE 0x50000000 189#define CONFIG_SYS_FLASH_BASE 0x50000000 190#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 191#if defined(CONFIG_SCPU) 192#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 512 kB for Monitor */ 193#else 194#define CONFIG_SYS_MONITOR_LEN (504 << 10) /* Reserve 512 kB for Monitor */ 195#endif 196 197/* 198 * Expansion bus settings 199 */ 200#if defined(CONFIG_SCPU) 201#define CONFIG_SYS_EXP_CS0 0x94d23C42 /* 8bit, max size */ 202#else 203#define CONFIG_SYS_EXP_CS0 0x94913C43 /* 8bit, max size */ 204#endif 205#define CONFIG_SYS_EXP_CS1 0x85000043 /* 8bit, 512bytes */ 206 207/* 208 * SDRAM settings 209 */ 210#define CONFIG_SYS_SDR_CONFIG 0x18 211#define CONFIG_SYS_SDR_MODE_CONFIG 0x1 212#define CONFIG_SYS_SDRAM_REFRESH_CNT 0x81a 213 214/* 215 * FLASH and environment organization 216 */ 217#if defined(CONFIG_SCPU) 218#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */ 219#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ 220#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT /* no byte writes on IXP4xx */ 221#endif 222 223#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* FLASH bank #0 */ 224 225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 226#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ 227 228#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ 229#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ 230 231#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char /* flash word size (width) */ 232#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ 233#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ 234/* 235 * The following defines are added for buggy IOP480 byte interface. 236 * All other boards should use the standard values (CPCI405 etc.) 237 */ 238#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ 239#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ 240#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ 241 242#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 243 244#define CONFIG_ENV_IS_IN_FLASH 1 245 246#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN) 247#if defined(CONFIG_SCPU) 248/* no redundant environment on SCPU */ 249#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ 250#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */ 251#else 252#define CONFIG_ENV_SECT_SIZE 0x1000 /* size of one complete sector */ 253#define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ 254 255/* Address and size of Redundant Environment Sector */ 256#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) 257#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 258#endif 259 260#if !defined(CONFIG_SCPU) 261/* 262 * NAND-FLASH stuff 263 */ 264#define CONFIG_SYS_MAX_NAND_DEVICE 1 265#define CONFIG_SYS_NAND_BASE 0x51000000 /* NAND FLASH Base Address */ 266#endif 267 268/* 269 * GPIO settings 270 */ 271 272/* FPGA program pin configuration */ 273#define CONFIG_SYS_GPIO_PRG 12 /* FPGA program pin (cpu output)*/ 274#define CONFIG_SYS_GPIO_CLK 10 /* FPGA clk pin (cpu output) */ 275#define CONFIG_SYS_GPIO_DATA 14 /* FPGA data pin (cpu output) */ 276#define CONFIG_SYS_GPIO_INIT 13 /* FPGA init pin (cpu input) */ 277#define CONFIG_SYS_GPIO_DONE 11 /* FPGA done pin (cpu input) */ 278 279/* other GPIO's */ 280#define CONFIG_SYS_GPIO_RESTORE_INT 0 281#define CONFIG_SYS_GPIO_RESTART_INT 1 282#define CONFIG_SYS_GPIO_SYS_RUNNING 2 283#define CONFIG_SYS_GPIO_PCI_INTA 3 284#define CONFIG_SYS_GPIO_PCI_INTB 4 285#define CONFIG_SYS_GPIO_I2C_SCL 6 286#define CONFIG_SYS_GPIO_I2C_SDA 7 287#define CONFIG_SYS_GPIO_FPGA_RESET 9 288#define CONFIG_SYS_GPIO_CLK_33M 15 289 290/* 291 * I2C stuff 292 */ 293 294/* enable I2C and select the hardware/software driver */ 295#undef CONFIG_HARD_I2C /* I2C with hardware support */ 296#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */ 297 298#define CONFIG_SYS_I2C_SPEED 83000 /* 83 kHz is supposed to work */ 299#define CONFIG_SYS_I2C_SLAVE 0xFE 300 301/* 302 * Software (bit-bang) I2C driver configuration 303 */ 304#define PB_SCL (1 << CONFIG_SYS_GPIO_I2C_SCL) 305#define PB_SDA (1 << CONFIG_SYS_GPIO_I2C_SDA) 306 307#define I2C_INIT GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SCL) 308#define I2C_ACTIVE GPIO_OUTPUT_ENABLE(CONFIG_SYS_GPIO_I2C_SDA) 309#define I2C_TRISTATE GPIO_OUTPUT_DISABLE(CONFIG_SYS_GPIO_I2C_SDA) 310#define I2C_READ ((*IXP425_GPIO_GPINR & PB_SDA) != 0) 311#define I2C_SDA(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SDA); \ 312 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SDA) 313#define I2C_SCL(bit) if (bit) GPIO_OUTPUT_SET(CONFIG_SYS_GPIO_I2C_SCL); \ 314 else GPIO_OUTPUT_CLEAR(CONFIG_SYS_GPIO_I2C_SCL) 315#define I2C_DELAY udelay(3) /* 1/4 I2C clock duration */ 316 317/* 318 * I2C RTC 319 */ 320#if 0 /* test-only */ 321#define CONFIG_RTC_DS1340 1 322#define CONFIG_SYS_I2C_RTC_ADDR 0x68 323#else 324/* M41T11 Serial Access Timekeeper(R) SRAM */ 325#define CONFIG_RTC_M41T11 1 326#define CONFIG_SYS_I2C_RTC_ADDR 0x68 327#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with the linux driver */ 328#endif 329 330/* 331 * Spartan3 FPGA configuration support 332 */ 333#define CONFIG_SYS_FPGA_MAX_SIZE 700*1024 /* 700kByte for XC3S500E */ 334 335#define CONFIG_SYS_FPGA_PRG (1 << CONFIG_SYS_GPIO_PRG) /* FPGA program pin (cpu output)*/ 336#define CONFIG_SYS_FPGA_CLK (1 << CONFIG_SYS_GPIO_CLK) /* FPGA clk pin (cpu output) */ 337#define CONFIG_SYS_FPGA_DATA (1 << CONFIG_SYS_GPIO_DATA) /* FPGA data pin (cpu output) */ 338#define CONFIG_SYS_FPGA_INIT (1 << CONFIG_SYS_GPIO_INIT) /* FPGA init pin (cpu input) */ 339#define CONFIG_SYS_FPGA_DONE (1 << CONFIG_SYS_GPIO_DONE) /* FPGA done pin (cpu input) */ 340 341/* 342 * Cache Configuration 343 */ 344#define CONFIG_SYS_CACHELINE_SIZE 32 345 346/* additions for new relocation code, must be added to all boards */ 347#define CONFIG_SYS_SDRAM_BASE 0x00000000 348#define CONFIG_SYS_INIT_SP_ADDR \ 349 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE) 350 351#endif /* __CONFIG_H */ 352