uboot/include/configs/OCRTC.h
<<
>>
Prefs
   1/*
   2 * (C) Copyright 2001
   3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
   4 *
   5 * See file CREDITS for list of people who contributed to this
   6 * project.
   7 *
   8 * This program is free software; you can redistribute it and/or
   9 * modify it under the terms of the GNU General Public License as
  10 * published by the Free Software Foundation; either version 2 of
  11 * the License, or (at your option) any later version.
  12 *
  13 * This program is distributed in the hope that it will be useful,
  14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  16 * GNU General Public License for more details.
  17 *
  18 * You should have received a copy of the GNU General Public License
  19 * along with this program; if not, write to the Free Software
  20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21 * MA 02111-1307 USA
  22 */
  23
  24/*
  25 * board/config.h - configuration options, board specific
  26 */
  27
  28#ifndef __CONFIG_H
  29#define __CONFIG_H
  30
  31/*
  32 * High Level Configuration Options
  33 * (easy to change)
  34 */
  35
  36#define CONFIG_405GP            1       /* This is a PPC405 CPU         */
  37#define CONFIG_4xx              1       /* ...member of PPC4xx family   */
  38#define CONFIG_OCRTC            1       /* ...on a OCRTC board          */
  39
  40#define CONFIG_SYS_TEXT_BASE    0xFFFD0000
  41
  42#define CONFIG_BOARD_EARLY_INIT_F 1     /* call board_early_init_f()    */
  43
  44#define CONFIG_SYS_CLK_FREQ     33000000 /* external frequency to pll   */
  45
  46#define CONFIG_BAUDRATE         9600
  47#define CONFIG_BOOTDELAY        3       /* autoboot after 3 seconds     */
  48
  49#undef  CONFIG_BOOTARGS
  50#define CONFIG_BOOTCOMMAND "go fff00100"
  51
  52#define CONFIG_LOADS_ECHO       1       /* echo on for serial download  */
  53#define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change        */
  54
  55#define CONFIG_PPC4xx_EMAC
  56#define CONFIG_MII              1       /* MII PHY management           */
  57#define CONFIG_PHY_ADDR         0       /* PHY address                  */
  58#define CONFIG_LXT971_NO_SLEEP  1       /* disable sleep mode in LXT971 */
  59
  60
  61/*
  62 * BOOTP options
  63 */
  64#define CONFIG_BOOTP_BOOTFILESIZE
  65#define CONFIG_BOOTP_BOOTPATH
  66#define CONFIG_BOOTP_GATEWAY
  67#define CONFIG_BOOTP_HOSTNAME
  68
  69
  70/*
  71 * Command line configuration.
  72 */
  73#include <config_cmd_default.h>
  74
  75#define CONFIG_CMD_PCI
  76#define CONFIG_CMD_IRQ
  77#define CONFIG_CMD_ASKENV
  78#define CONFIG_CMD_ELF
  79#define CONFIG_CMD_BSP
  80#define CONFIG_CMD_EEPROM
  81
  82
  83#define CONFIG_MAC_PARTITION
  84#define CONFIG_DOS_PARTITION
  85
  86#undef  CONFIG_WATCHDOG                 /* watchdog disabled            */
  87
  88#define CONFIG_SDRAM_BANK0      1       /* init onboard SDRAM bank 0    */
  89
  90/*
  91 * Miscellaneous configurable options
  92 */
  93#define CONFIG_SYS_LONGHELP                     /* undef to save memory         */
  94#define CONFIG_SYS_PROMPT       "=> "           /* Monitor Command Prompt       */
  95#if defined(CONFIG_CMD_KGDB)
  96#define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size      */
  97#else
  98#define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size      */
  99#endif
 100#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
 101#define CONFIG_SYS_MAXARGS      16              /* max number of command args   */
 102#define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size    */
 103
 104#define CONFIG_SYS_CONSOLE_INFO_QUIET   1       /* don't print console @ startup*/
 105
 106#define CONFIG_SYS_MEMTEST_START        0x0400000       /* memtest works on     */
 107#define CONFIG_SYS_MEMTEST_END          0x0C00000       /* 4 ... 12 MB in DRAM  */
 108
 109#define CONFIG_CONS_INDEX       1       /* Use UART0                    */
 110#define CONFIG_SYS_NS16550
 111#define CONFIG_SYS_NS16550_SERIAL
 112#define CONFIG_SYS_NS16550_REG_SIZE     1
 113#define CONFIG_SYS_NS16550_CLK          get_serial_clock()
 114
 115#undef  CONFIG_SYS_EXT_SERIAL_CLOCK            /* no external serial clock used */
 116#define CONFIG_SYS_BASE_BAUD        691200
 117
 118/* The following table includes the supported baudrates */
 119#define CONFIG_SYS_BAUDRATE_TABLE       \
 120        { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400,     \
 121         57600, 115200, 230400, 460800, 921600 }
 122
 123#define CONFIG_SYS_LOAD_ADDR    0x100000        /* default load address */
 124#define CONFIG_SYS_EXTBDINFO    1               /* To use extended board_into (bd_t) */
 125
 126#define CONFIG_SYS_HZ           1000            /* decrementer freq: 1 ms ticks */
 127
 128#define CONFIG_ZERO_BOOTDELAY_CHECK     /* check for keypress on bootdelay==0 */
 129
 130/*-----------------------------------------------------------------------
 131 * PCI stuff
 132 *-----------------------------------------------------------------------
 133 */
 134#define PCI_HOST_ADAPTER 0              /* configure as pci adapter     */
 135#define PCI_HOST_FORCE  1               /* configure as pci host        */
 136#define PCI_HOST_AUTO   2               /* detected via arbiter enable  */
 137
 138#define CONFIG_PCI                      /* include pci support          */
 139#define CONFIG_PCI_HOST PCI_HOST_AUTO   /* select pci host function     */
 140#define CONFIG_PCI_PNP                  /* do pci plug-and-play         */
 141                                        /* resource configuration       */
 142
 143#define CONFIG_PCI_SCAN_SHOW            /* print pci devices @ startup  */
 144
 145#define CONFIG_PCI_BOOTDELAY    1       /* enable pci bootdelay variable*/
 146
 147#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE   /* PCI Vendor ID: esd gmbh      */
 148#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0410   /* PCI Device ID: OCRTC         */
 149#define CONFIG_SYS_PCI_CLASSCODE        0x0b20  /* PCI Class Code: Processor/PPC*/
 150#define CONFIG_SYS_PCI_PTM1LA   0x00000000      /* point to sdram               */
 151#define CONFIG_SYS_PCI_PTM1MS   0xfc000001      /* 64MB, enable hard-wired to 1 */
 152#define CONFIG_SYS_PCI_PTM1PCI 0x00000000       /* Host: use this pci address   */
 153#define CONFIG_SYS_PCI_PTM2LA   0xffc00000      /* point to flash               */
 154#define CONFIG_SYS_PCI_PTM2MS   0xffc00001      /* 4MB, enable                  */
 155#define CONFIG_SYS_PCI_PTM2PCI 0x04000000       /* Host: use this pci address   */
 156
 157/*-----------------------------------------------------------------------
 158 * Start addresses for the final memory configuration
 159 * (Set up by the startup code)
 160 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
 161 */
 162#define CONFIG_SYS_SDRAM_BASE           0x00000000
 163#define CONFIG_SYS_FLASH_BASE           0xFFFD0000
 164#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
 165#define CONFIG_SYS_MONITOR_LEN          (192 * 1024)    /* Reserve 192 kB for Monitor   */
 166#define CONFIG_SYS_MALLOC_LEN           (128 * 1024)    /* Reserve 128 kB for malloc()  */
 167
 168/*
 169 * For booting Linux, the board info and command line data
 170 * have to be in the first 8 MB of memory, since this is
 171 * the maximum mapped by the Linux kernel during initialization.
 172 */
 173#define CONFIG_SYS_BOOTMAPSZ            (8 << 20)       /* Initial Memory map for Linux */
 174/*-----------------------------------------------------------------------
 175 * FLASH organization
 176 */
 177#define CONFIG_SYS_MAX_FLASH_BANKS      2       /* max number of memory banks           */
 178#define CONFIG_SYS_MAX_FLASH_SECT       256     /* max number of sectors on one chip    */
 179
 180#define CONFIG_SYS_FLASH_ERASE_TOUT     120000  /* Timeout for Flash Erase (in ms)      */
 181#define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Timeout for Flash Write (in ms)      */
 182
 183#define CONFIG_SYS_FLASH_WORD_SIZE      unsigned short  /* flash word size (width)      */
 184#define CONFIG_SYS_FLASH_ADDR0          0x5555  /* 1st address for flash config cycles  */
 185#define CONFIG_SYS_FLASH_ADDR1          0x2AAA  /* 2nd address for flash config cycles  */
 186/*
 187 * The following defines are added for buggy IOP480 byte interface.
 188 * All other boards should use the standard values (CPCI405 etc.)
 189 */
 190#define CONFIG_SYS_FLASH_READ0          0x0000  /* 0 is standard                        */
 191#define CONFIG_SYS_FLASH_READ1          0x0001  /* 1 is standard                        */
 192#define CONFIG_SYS_FLASH_READ2          0x0002  /* 2 is standard                        */
 193
 194#define CONFIG_SYS_FLASH_EMPTY_INFO             /* print 'E' for empty sector on flinfo */
 195
 196#if 0 /* Use NVRAM for environment variables */
 197/*-----------------------------------------------------------------------
 198 * NVRAM organization
 199 */
 200#define CONFIG_ENV_IS_IN_NVRAM  1       /* use NVRAM for environment vars       */
 201#define CONFIG_SYS_NVRAM_BASE_ADDR      0xf0200000              /* NVRAM base address   */
 202#define CONFIG_SYS_NVRAM_SIZE           (32*1024)               /* NVRAM size           */
 203#define CONFIG_ENV_SIZE         0x1000          /* Size of Environment vars     */
 204#define CONFIG_ENV_ADDR         \
 205        (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE)      /* Env  */
 206#define CONFIG_SYS_NVRAM_VXWORKS_OFFS   0x6900          /* Offset for VxWorks eth-addr  */
 207
 208#else /* Use EEPROM for environment variables */
 209
 210#define CONFIG_ENV_IS_IN_EEPROM 1       /* use EEPROM for environment vars */
 211#define CONFIG_ENV_OFFSET               0x000   /* environment starts at the beginning of the EEPROM */
 212#define CONFIG_ENV_SIZE         0x300   /* 768 bytes may be used for env vars */
 213                                   /* total size of a CAT24WC08 is 1024 bytes */
 214#endif
 215
 216/*-----------------------------------------------------------------------
 217 * I2C EEPROM (CAT24WC08) for environment
 218 */
 219#define CONFIG_HARD_I2C                 /* I2c with hardware support */
 220#define CONFIG_PPC4XX_I2C               /* use PPC4xx driver            */
 221#define CONFIG_SYS_I2C_SPEED            400000  /* I2C speed and slave address */
 222#define CONFIG_SYS_I2C_SLAVE            0x7F
 223
 224#define CONFIG_SYS_I2C_EEPROM_ADDR      0x50    /* EEPROM CAT28WC08             */
 225#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1        /* Bytes of address             */
 226/* mask of address bits that overflow into the "EEPROM chip address"    */
 227#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW     0x07
 228#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4     /* The Catalyst CAT24WC08 has   */
 229                                        /* 16 byte page write mode using*/
 230                                        /* last 4 bits of the address   */
 231#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10   /* and takes up to 10 msec */
 232
 233/*
 234 * Init Memory Controller:
 235 *
 236 * BR0/1 and OR0/1 (FLASH)
 237 */
 238
 239#define FLASH_BASE0_PRELIM      0xFF800000      /* FLASH bank #0        */
 240#define FLASH_BASE1_PRELIM      0xFFC00000      /* FLASH bank #1        */
 241
 242/*-----------------------------------------------------------------------
 243 * External Bus Controller (EBC) Setup
 244 */
 245
 246/* Memory Bank 0 (Flash Bank 0) initialization                                  */
 247#define CONFIG_SYS_EBC_PB0AP            0x92015480
 248#define CONFIG_SYS_EBC_PB0CR            0xFFC5A000  /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
 249
 250/* Memory Bank 1 (Flash Bank 1) initialization                                  */
 251#define CONFIG_SYS_EBC_PB1AP            0x92015480
 252#define CONFIG_SYS_EBC_PB1CR            0xFF85A000  /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
 253
 254/* Memory Bank 2 (PLD - FPGA-boot) initialization                               */
 255#define CONFIG_SYS_EBC_PB2AP            0x02015480  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 256                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
 257#define CONFIG_SYS_EBC_PB2CR            0xF0018000  /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit  */
 258
 259/* Memory Bank 3 (PLD - OSL) initialization                                     */
 260#define CONFIG_SYS_EBC_PB3AP            0x02015480  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 261                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
 262#define CONFIG_SYS_EBC_PB3CR            0xF0118000  /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit  */
 263
 264/* Memory Bank 4 (Spartan2 1) initialization                                    */
 265#define CONFIG_SYS_EBC_PB4AP            0x02015580  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 266                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
 267#define CONFIG_SYS_EBC_PB4CR            0xF209C000  /* BAS=0xF20,BS=16MB,BU=R/W,BW=32bit*/
 268
 269/* Memory Bank 5 (Spartan2 2) initialization                                    */
 270#define CONFIG_SYS_EBC_PB5AP            0x02015580  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 271                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
 272#define CONFIG_SYS_EBC_PB5CR            0xF309C000  /* BAS=0xF30,BS=16MB,BU=R/W,BW=32bit*/
 273
 274/* Memory Bank 6 (Virtex 1) initialization                                      */
 275#define CONFIG_SYS_EBC_PB6AP            0x02015580  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 276                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
 277#define CONFIG_SYS_EBC_PB6CR            0xF409A000  /* BAS=0xF40,BS=16MB,BU=R/W,BW=16bit*/
 278
 279/* Memory Bank 7 (Virtex 2) initialization                                      */
 280#define CONFIG_SYS_EBC_PB7AP            0x02015580  /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
 281                                            /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
 282#define CONFIG_SYS_EBC_PB7CR            0xF509A000  /* BAS=0xF50,BS=16MB,BU=R/W,BW=16bit*/
 283
 284
 285#define CONFIG_SYS_VXWORKS_MAC_PTR      0x00000000      /* Pass Ethernet MAC to VxWorks */
 286
 287/*-----------------------------------------------------------------------
 288 * Definitions for initial stack pointer and data area (in DPRAM)
 289 */
 290
 291/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
 292#define CONFIG_SYS_TEMP_STACK_OCM         1
 293
 294/* On Chip Memory location */
 295#define CONFIG_SYS_OCM_DATA_ADDR        0xF8000000
 296#define CONFIG_SYS_OCM_DATA_SIZE        0x1000
 297
 298#define CONFIG_SYS_INIT_RAM_ADDR        CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM             */
 299#define CONFIG_SYS_INIT_RAM_SIZE        CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM    */
 300#define CONFIG_SYS_GBL_DATA_OFFSET    (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
 301#define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
 302
 303#endif  /* __CONFIG_H */
 304