uboot/include/configs/CPCI405.h
<<
>>
Prefs
   1/*
   2 * (C) Copyright 2001
   3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
   4 *
   5 * See file CREDITS for list of people who contributed to this
   6 * project.
   7 *
   8 * This program is free software; you can redistribute it and/or
   9 * modify it under the terms of the GNU General Public License as
  10 * published by the Free Software Foundation; either version 2 of
  11 * the License, or (at your option) any later version.
  12 *
  13 * This program is distributed in the hope that it will be useful,
  14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
  16 * GNU General Public License for more details.
  17 *
  18 * You should have received a copy of the GNU General Public License
  19 * along with this program; if not, write to the Free Software
  20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21 * MA 02111-1307 USA
  22 */
  23
  24/*
  25 * board/config.h - configuration options, board specific
  26 */
  27
  28#ifndef __CONFIG_H
  29#define __CONFIG_H
  30
  31/*
  32 * High Level Configuration Options
  33 * (easy to change)
  34 */
  35
  36#define CONFIG_405GP            1       /* This is a PPC405 CPU         */
  37#define CONFIG_4xx              1       /* ...member of PPC4xx family   */
  38#define CONFIG_CPCI405          1       /* ...on a CPCI405 board        */
  39
  40#define CONFIG_SYS_TEXT_BASE    0xFFFC0000
  41
  42#define CONFIG_BOARD_EARLY_INIT_F 1     /* call board_early_init_f()    */
  43#define CONFIG_MISC_INIT_R       1      /* call misc_init_r()           */
  44
  45#define CONFIG_SYS_CLK_FREQ     33000000 /* external frequency to pll   */
  46
  47#define CONFIG_BAUDRATE         9600
  48#define CONFIG_BOOTDELAY        3       /* autoboot after 3 seconds     */
  49
  50#undef  CONFIG_BOOTARGS
  51#undef  CONFIG_BOOTCOMMAND
  52
  53#define CONFIG_PREBOOT                  /* enable preboot variable      */
  54
  55#define CONFIG_LOADS_ECHO       1       /* echo on for serial download  */
  56#define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change        */
  57
  58#define CONFIG_PPC4xx_EMAC
  59#define CONFIG_MII              1       /* MII PHY management           */
  60#define CONFIG_PHY_ADDR         0       /* PHY address                  */
  61#define CONFIG_LXT971_NO_SLEEP  1       /* disable sleep mode in LXT971 */
  62#define CONFIG_RESET_PHY_R      1       /* use reset_phy() to disable phy sleep mode */
  63
  64#undef  CONFIG_HAS_ETH1
  65
  66/*
  67 * BOOTP options
  68 */
  69#define CONFIG_BOOTP_SUBNETMASK
  70#define CONFIG_BOOTP_GATEWAY
  71#define CONFIG_BOOTP_HOSTNAME
  72#define CONFIG_BOOTP_BOOTPATH
  73#define CONFIG_BOOTP_DNS
  74#define CONFIG_BOOTP_DNS2
  75#define CONFIG_BOOTP_SEND_HOSTNAME
  76
  77
  78/*
  79 * Command line configuration.
  80 */
  81#include <config_cmd_default.h>
  82
  83#define CONFIG_CMD_DHCP
  84#define CONFIG_CMD_PCI
  85#define CONFIG_CMD_IRQ
  86#define CONFIG_CMD_IDE
  87#define CONFIG_CMD_FAT
  88#define CONFIG_CMD_ELF
  89#define CONFIG_CMD_MII
  90#define CONFIG_CMD_EEPROM
  91
  92
  93#define CONFIG_MAC_PARTITION
  94#define CONFIG_DOS_PARTITION
  95
  96#define CONFIG_SUPPORT_VFAT
  97
  98#undef  CONFIG_WATCHDOG                 /* watchdog disabled            */
  99
 100#define CONFIG_SDRAM_BANK0      1       /* init onboard SDRAM bank 0    */
 101
 102/*
 103 * Miscellaneous configurable options
 104 */
 105#define CONFIG_SYS_LONGHELP                     /* undef to save memory         */
 106#define CONFIG_SYS_PROMPT       "=> "           /* Monitor Command Prompt       */
 107
 108#undef  CONFIG_SYS_HUSH_PARSER                  /* use "hush" command parser    */
 109
 110#if defined(CONFIG_CMD_KGDB)
 111#define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size      */
 112#else
 113#define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size      */
 114#endif
 115#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
 116#define CONFIG_SYS_MAXARGS      16              /* max number of command args   */
 117#define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size    */
 118
 119#define CONFIG_SYS_DEVICE_NULLDEV       1       /* include nulldev device       */
 120
 121#define CONFIG_SYS_CONSOLE_INFO_QUIET   1       /* don't print console @ startup*/
 122
 123#define CONFIG_SYS_MEMTEST_START        0x0400000       /* memtest works on     */
 124#define CONFIG_SYS_MEMTEST_END          0x0C00000       /* 4 ... 12 MB in DRAM  */
 125
 126#define CONFIG_CONS_INDEX       1       /* Use UART0                    */
 127#define CONFIG_SYS_NS16550
 128#define CONFIG_SYS_NS16550_SERIAL
 129#define CONFIG_SYS_NS16550_REG_SIZE     1
 130#define CONFIG_SYS_NS16550_CLK          get_serial_clock()
 131
 132#undef  CONFIG_SYS_EXT_SERIAL_CLOCK            /* no external serial clock used */
 133#define CONFIG_SYS_BASE_BAUD        691200
 134
 135/* The following table includes the supported baudrates */
 136#define CONFIG_SYS_BAUDRATE_TABLE       \
 137        { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400,     \
 138         57600, 115200, 230400, 460800, 921600 }
 139
 140#define CONFIG_SYS_LOAD_ADDR    0x100000        /* default load address */
 141#define CONFIG_SYS_EXTBDINFO    1               /* To use extended board_into (bd_t) */
 142
 143#define CONFIG_SYS_HZ           1000            /* decrementer freq: 1 ms ticks */
 144
 145#define CONFIG_LOOPW            1       /* enable loopw command         */
 146
 147#define CONFIG_ZERO_BOOTDELAY_CHECK     /* check for keypress on bootdelay==0 */
 148
 149/*-----------------------------------------------------------------------
 150 * PCI stuff
 151 *-----------------------------------------------------------------------
 152 */
 153#define PCI_HOST_ADAPTER 0              /* configure as pci adapter     */
 154#define PCI_HOST_FORCE  1               /* configure as pci host        */
 155#define PCI_HOST_AUTO   2               /* detected via arbiter enable  */
 156
 157#define CONFIG_PCI                      /* include pci support          */
 158#define CONFIG_PCI_HOST PCI_HOST_AUTO   /* select pci host function     */
 159#define CONFIG_PCI_PNP                  /* do pci plug-and-play         */
 160                                        /* resource configuration       */
 161
 162#define CONFIG_PCI_SCAN_SHOW            /* print pci devices @ startup  */
 163
 164#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
 165
 166#define CONFIG_PCI_BOOTDELAY    0       /* enable pci bootdelay variable*/
 167
 168#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE  /* PCI Vendor ID: esd gmbh      */
 169#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405  /* PCI Device ID: CPCI-405      */
 170#define CONFIG_SYS_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A    */
 171#define CONFIG_SYS_PCI_CLASSCODE       0x0b20  /* PCI Class Code: Processor/PPC*/
 172#define CONFIG_SYS_PCI_PTM1LA  (bd->bi_memstart) /* point to sdram               */
 173#define CONFIG_SYS_PCI_PTM1MS  (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
 174#define CONFIG_SYS_PCI_PTM1PCI 0x00000000      /* Host: use this pci address   */
 175#define CONFIG_SYS_PCI_PTM2LA  0xffc00000      /* point to flash               */
 176#define CONFIG_SYS_PCI_PTM2MS  0xffc00001      /* 4MB, enable                  */
 177#define CONFIG_SYS_PCI_PTM2PCI (bd->bi_memsize) /* host use this pci address */
 178
 179#define CONFIG_PCI_4xx_PTM_OVERWRITE    1 /* overwrite PTMx settings by env */
 180
 181/*-----------------------------------------------------------------------
 182 * IDE/ATA stuff
 183 *-----------------------------------------------------------------------
 184 */
 185#undef  CONFIG_IDE_8xx_DIRECT               /* no pcmcia interface required */
 186#undef  CONFIG_IDE_LED                  /* no led for ide supported     */
 187#undef  CONFIG_IDE_RESET                /* no reset for ide supported   */
 188
 189#define CONFIG_SYS_IDE_MAXBUS           1               /* max. 1 IDE busses    */
 190#define CONFIG_SYS_IDE_MAXDEVICE        (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
 191
 192#define CONFIG_SYS_ATA_BASE_ADDR        0xF0100000
 193#define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
 194
 195#define CONFIG_SYS_ATA_DATA_OFFSET      0x0000  /* Offset for data I/O                  */
 196#define CONFIG_SYS_ATA_REG_OFFSET       0x0000  /* Offset for normal register accesses  */
 197#define CONFIG_SYS_ATA_ALT_OFFSET       0x0000  /* Offset for alternate registers       */
 198
 199/*-----------------------------------------------------------------------
 200 * Start addresses for the final memory configuration
 201 * (Set up by the startup code)
 202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
 203 */
 204#define CONFIG_SYS_SDRAM_BASE           0x00000000
 205#define CONFIG_SYS_FLASH_BASE           CONFIG_SYS_TEXT_BASE
 206#define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
 207#define CONFIG_SYS_MONITOR_LEN          (~(CONFIG_SYS_TEXT_BASE) + 1)
 208#define CONFIG_SYS_MALLOC_LEN           (128 * 1024)    /* Reserve 128 kB for malloc()  */
 209
 210/*
 211 * For booting Linux, the board info and command line data
 212 * have to be in the first 8 MB of memory, since this is
 213 * the maximum mapped by the Linux kernel during initialization.
 214 */
 215#define CONFIG_SYS_BOOTMAPSZ            (8 << 20)       /* Initial Memory map for Linux */
 216/*-----------------------------------------------------------------------
 217 * FLASH organization
 218 */
 219#define CONFIG_SYS_MAX_FLASH_BANKS      2       /* max number of memory banks           */
 220#define CONFIG_SYS_MAX_FLASH_SECT       256     /* max number of sectors on one chip    */
 221
 222#define CONFIG_SYS_FLASH_ERASE_TOUT     120000  /* Timeout for Flash Erase (in ms)      */
 223#define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Timeout for Flash Write (in ms)      */
 224
 225#define CONFIG_SYS_FLASH_WORD_SIZE      unsigned short  /* flash word size (width)      */
 226#define CONFIG_SYS_FLASH_ADDR0          0x5555  /* 1st address for flash config cycles  */
 227#define CONFIG_SYS_FLASH_ADDR1          0x2AAA  /* 2nd address for flash config cycles  */
 228/*
 229 * The following defines are added for buggy IOP480 byte interface.
 230 * All other boards should use the standard values (CPCI405 etc.)
 231 */
 232#define CONFIG_SYS_FLASH_READ0          0x0000  /* 0 is standard                        */
 233#define CONFIG_SYS_FLASH_READ1          0x0001  /* 1 is standard                        */
 234#define CONFIG_SYS_FLASH_READ2          0x0002  /* 2 is standard                        */
 235
 236#define CONFIG_SYS_FLASH_EMPTY_INFO             /* print 'E' for empty sector on flinfo */
 237
 238#define CONFIG_SYS_NVRAM_BASE_ADDR      0xf0200000              /* NVRAM base address   */
 239#define CONFIG_SYS_NVRAM_SIZE           (32*1024)               /* NVRAM size           */
 240#define CONFIG_SYS_VXWORKS_MAC_PTR     (CONFIG_SYS_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
 241
 242#if 1 /* Use NVRAM for environment variables */
 243/*-----------------------------------------------------------------------
 244 * NVRAM organization
 245 */
 246#define CONFIG_ENV_IS_IN_NVRAM  1       /* use NVRAM for environment vars       */
 247#define CONFIG_ENV_SIZE         0x1000          /* Size of Environment vars     */
 248#define CONFIG_ENV_ADDR         \
 249        (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE)      /* Env  */
 250
 251#else /* Use EEPROM for environment variables */
 252
 253#define CONFIG_ENV_IS_IN_EEPROM    1       /* use EEPROM for environment vars */
 254#define CONFIG_ENV_OFFSET          0x000   /* environment starts at the beginning of the EEPROM */
 255#define CONFIG_ENV_SIZE            0x400   /* 1024 bytes may be used for env vars */
 256                                   /* total size of a CAT24WC08 is 1024 bytes */
 257#endif
 258
 259/*-----------------------------------------------------------------------
 260 * I2C EEPROM (CAT24WC08) for environment
 261 */
 262#define CONFIG_HARD_I2C                 /* I2c with hardware support */
 263#define CONFIG_PPC4XX_I2C               /* use PPC4xx driver            */
 264#define CONFIG_SYS_I2C_SPEED            400000  /* I2C speed and slave address */
 265#define CONFIG_SYS_I2C_SLAVE            0x7F
 266
 267#define CONFIG_SYS_I2C_EEPROM_ADDR      0x50    /* EEPROM CAT28WC08             */
 268#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1        /* Bytes of address             */
 269/* mask of address bits that overflow into the "EEPROM chip address"    */
 270#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW     0x07
 271#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4     /* The Catalyst CAT24WC08 has   */
 272                                        /* 16 byte page write mode using*/
 273                                        /* last 4 bits of the address   */
 274#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10   /* and takes up to 10 msec */
 275
 276/*
 277 * Init Memory Controller:
 278 *
 279 * BR0/1 and OR0/1 (FLASH)
 280 */
 281
 282#define FLASH_BASE0_PRELIM      0xFF800000      /* FLASH bank #0        */
 283#define FLASH_BASE1_PRELIM      0xFFC00000      /* FLASH bank #1        */
 284
 285/*-----------------------------------------------------------------------
 286 * External Bus Controller (EBC) Setup
 287 */
 288
 289/* Memory Bank 0 (Flash Bank 0) initialization                                  */
 290#define CONFIG_SYS_EBC_PB0AP            0x92015480
 291#define CONFIG_SYS_EBC_PB0CR            0xFFC5A000  /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
 292
 293/* Memory Bank 1 (Flash Bank 1) initialization                                  */
 294#define CONFIG_SYS_EBC_PB1AP            0x92015480
 295#define CONFIG_SYS_EBC_PB1CR            0xFF85A000  /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
 296
 297/* Memory Bank 2 (CAN0, 1, 2, Codeswitch) initialization                        */
 298#define CONFIG_SYS_EBC_PB2AP            0x010053C0  /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
 299#define CONFIG_SYS_EBC_PB2CR            0xF0018000  /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit  */
 300
 301/* Memory Bank 3 (CompactFlash IDE) initialization                              */
 302#define CONFIG_SYS_EBC_PB3AP            0x010053C0  /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
 303#define CONFIG_SYS_EBC_PB3CR            0xF011A000  /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
 304
 305/* Memory Bank 4 (NVRAM) initialization                                         */
 306#define CONFIG_SYS_EBC_PB4AP            0x01005280  /* TWT=2,WBN=1,WBF=1,TH=1,SOR=1     */
 307#define CONFIG_SYS_EBC_PB4CR            0xF0218000  /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit  */
 308
 309/* Memory Bank 5 (Quart) initialization                                         */
 310#define CONFIG_SYS_EBC_PB5AP            0x04005B80  /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
 311#define CONFIG_SYS_EBC_PB5CR            0xF0318000  /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit  */
 312
 313/*-----------------------------------------------------------------------
 314 * FPGA stuff
 315 */
 316
 317/* FPGA program pin configuration */
 318#define CONFIG_SYS_FPGA_PRG             0x04000000  /* FPGA program pin (ppc output) */
 319#define CONFIG_SYS_FPGA_CLK             0x02000000  /* FPGA clk pin (ppc output)     */
 320#define CONFIG_SYS_FPGA_DATA            0x01000000  /* FPGA data pin (ppc output)    */
 321#define CONFIG_SYS_FPGA_INIT            0x00400000  /* FPGA init pin (ppc input)     */
 322#define CONFIG_SYS_FPGA_DONE            0x00800000  /* FPGA done pin (ppc input)     */
 323
 324/*-----------------------------------------------------------------------
 325 * Definitions for initial stack pointer and data area (in data cache)
 326 */
 327#if 1 /* test-only */
 328#define CONFIG_SYS_INIT_DCACHE_CS       7       /* use cs # 7 for data cache memory    */
 329
 330#define CONFIG_SYS_INIT_RAM_ADDR        0x40000000  /* use data cache                  */
 331#else
 332#define CONFIG_SYS_INIT_RAM_ADDR        0x00df0000 /* inside of SDRAM                   */
 333#endif
 334#define CONFIG_SYS_INIT_RAM_SIZE        0x2000  /* Size of used area in RAM            */
 335#define CONFIG_SYS_GBL_DATA_OFFSET    (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
 336#define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
 337
 338#endif  /* __CONFIG_H */
 339