uboot/include/configs/MBX860T.h
<<
>>
Prefs
   1 /*
   2  * A collection of structures, addresses, and values associated with
   3  * the Motorola 860T MBX board.
   4  * Copied from the FADS stuff, which was originally copied from the MBX stuff!
   5  * Magnus Damm added defines for 8xxrom and extended bd_info.
   6  * Helmut Buchsbaum added bitvalues for BCSRx
   7  * Rob Taylor coverted it back to MBX
   8  *
   9  * Copyright (c) 1998 Dan Malek (dmalek@jlc.net)
  10  */
  11
  12/* ------------------------------------------------------------------------- */
  13
  14/*
  15 * board/config.h - configuration options, board specific
  16 */
  17
  18#ifndef __CONFIG_H
  19#define __CONFIG_H
  20
  21/*
  22 * High Level Configuration Options
  23 * (easy to change)
  24 */
  25#include <mpc8xx_irq.h>
  26
  27#define CONFIG_MPC860           1
  28#define CONFIG_MPC860T          1
  29#define CONFIG_MBX              1
  30
  31#define CONFIG_SYS_TEXT_BASE    0xfe000000
  32
  33#define CONFIG_8xx_CPUCLOCK     40
  34#define CONFIG_8xx_BUSCLOCK     (CONFIG_8xx_CPUCLOCK)
  35#define TARGET_SYSTEM_FREQUENCY 40
  36
  37#define CONFIG_8xx_CONS_SMC1    1       /* Console is on SMC1           */
  38#undef  CONFIG_8xx_CONS_SMC2
  39#define CONFIG_BAUDRATE         9600
  40
  41#define MPC8XX_FACT     10                              /* Multiply by 10               */
  42#define MPC8XX_XIN      40000000                /* 50 MHz in    */
  43#define MPC8XX_HZ ((MPC8XX_XIN) * (MPC8XX_FACT))
  44
  45#define CONFIG_CLOCKS_IN_MHZ    1       /* clocks passsed to Linux in MHz */
  46
  47#if 1
  48#define CONFIG_8xx_BOOTDELAY    -1      /* autoboot disabled            */
  49#define CONFIG_8xx_TFTP_MODE
  50#else
  51#define CONFIG_8xx_BOOTDELAY    5       /* autoboot after 5 seconds     */
  52#undef  CONFIG_8xx_TFTP_MODE
  53#endif
  54
  55#define CONFIG_MISC_INIT_R
  56
  57#define CONFIG_DRAM_SPEED       (CONFIG_8xx_BUSCLOCK)   /* MHz          */
  58#define CONFIG_BOOTCOMMAND      "bootm FE020000"        /* autoboot command */
  59#define CONFIG_BOOTARGS         " "
  60/*
  61 * Miscellaneous configurable options
  62 */
  63#undef  CONFIG_SYS_LONGHELP                     /* undef to save memory         */
  64#define CONFIG_SYS_PROMPT               ":>"            /* Monitor Command Prompt       */
  65#define CONFIG_SYS_CBSIZE               256             /* Console I/O Buffer Size      */
  66#define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  67#define CONFIG_SYS_MAXARGS      16              /* max number of command args   */
  68#define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE       /* Boot Argument Buffer Size    */
  69
  70#define CONFIG_SYS_MEMTEST_START        0x0400000       /* memtest works on     */
  71#define CONFIG_SYS_MEMTEST_END          0x0800000       /* 4 ... 8 MB in DRAM   */
  72
  73#define CONFIG_SYS_LOAD_ADDR            0x100000        /* default load address */
  74
  75#define CONFIG_SYS_HZ           1000            /* decrementer freq: 1 ms ticks */
  76
  77/*
  78 * Low Level Configuration Settings
  79 * (address mappings, register initial values, etc.)
  80 * You should know what you are doing if you make changes here.
  81 */
  82/*-----------------------------------------------------------------------
  83 * Internal Memory Mapped Register
  84 */
  85#define CONFIG_SYS_IMMR                 0xFFA00000
  86#define CONFIG_SYS_IMMR_SIZE            ((uint)(64 * 1024))
  87#define CONFIG_SYS_NVRAM_BASE           0xFA000000 /* NVRAM                          */
  88#define CONFIG_SYS_NVRAM_OR             0xffe00000 /* w/o speed dependent flags!!    */
  89#define CONFIG_SYS_CSR_BASE             0xFA100000 /* Control/Status Registers       */
  90#define CONFIG_SYS_PCIMEM_BASE          0x80000000 /* PCI I/O and Memory Spaces      */
  91#define CONFIG_SYS_PCIMEM_OR            0xA0000108
  92#define CONFIG_SYS_PCIBRIDGE_BASE       0xFA210000 /* PCI-Bus Bridge Registers       */
  93#define CONFIG_SYS_PCIBRIDGE_OR 0xFFFF0108
  94
  95/*-----------------------------------------------------------------------
  96 * Definitions for initial stack pointer and data area (in DPRAM)
  97 */
  98#define CONFIG_SYS_INIT_RAM_ADDR        CONFIG_SYS_IMMR
  99#define CONFIG_SYS_INIT_RAM_SIZE        0x2f00  /* Size of used area in DPRAM   */
 100#define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
 101#define CONFIG_SYS_INIT_VPD_SIZE        256 /* size in bytes reserved for vpd buffer */
 102#define CONFIG_SYS_INIT_VPD_OFFSET      (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_VPD_SIZE)
 103#define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_VPD_OFFSET-8)
 104
 105/*-----------------------------------------------------------------------
 106 * Offset in DPMEM where we keep the VPD data
 107 */
 108#define CONFIG_SYS_DPRAMVPD             (CONFIG_SYS_INIT_VPD_OFFSET - 0x2000)
 109
 110/*-----------------------------------------------------------------------
 111 * Start addresses for the final memory configuration
 112 * (Set up by the startup code)
 113 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
 114 */
 115#define CONFIG_SYS_SDRAM_BASE           0x00000000
 116#define CONFIG_SYS_FLASH_BASE           0x00000000
 117/*0xFE000000*/
 118#define CONFIG_SYS_FLASH_SIZE           ((uint)(8 * 1024 * 1024))       /* max 8Mbyte */
 119#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
 120#define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 256 kB for Monitor   */
 121#define CONFIG_SYS_HWINFO_ADDR          (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN - CONFIG_SYS_HWINFO_LEN)
 122#define CONFIG_SYS_MALLOC_LEN           (256 << 10)     /* Reserve 256 kB for malloc()  */
 123
 124/*
 125 * For booting Linux, the board info and command line data
 126 * have to be in the first 8 MB of memory, since this is
 127 * the maximum mapped by the Linux kernel during initialization.
 128 */
 129#define CONFIG_SYS_BOOTMAPSZ            (8 << 20)       /* Initial Memory map for Linux */
 130
 131/*-----------------------------------------------------------------------
 132 * FLASH organization
 133 */
 134#define CONFIG_SYS_MAX_FLASH_BANKS      4       /* max number of memory banks           */
 135#define CONFIG_SYS_MAX_FLASH_SECT       16      /* max number of sectors on one chip    */
 136
 137#define CONFIG_SYS_FLASH_ERASE_TOUT     120000  /* Timeout for Flash Erase (in ms)      */
 138#define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Timeout for Flash Write (in ms)      */
 139
 140/*-----------------------------------------------------------------------
 141 * NVRAM Configuration
 142 *
 143 * Note: the MBX is special because there is already a firmware on this
 144 * board: EPPC-Bug from Motorola. To avoid collisions in NVRAM Usage, we
 145 * access the NVRAM at the offset 0x1000.
 146 */
 147#define CONFIG_ENV_IS_IN_NVRAM  1       /* turn on NVRAM env feature */
 148#define CONFIG_ENV_ADDR         (CONFIG_SYS_NVRAM_BASE + 0x1000)
 149#define CONFIG_ENV_SIZE         0x1000
 150
 151/*-----------------------------------------------------------------------
 152 * Cache Configuration
 153 */
 154#define CONFIG_SYS_CACHELINE_SIZE       16      /* For all MPC8xx CPUs                  */
 155#if defined(CONFIG_CMD_KGDB)
 156#define CONFIG_SYS_CACHELINE_SHIFT      4       /* log base 2 of the above value        */
 157#endif
 158
 159/*-----------------------------------------------------------------------
 160 * SYPCR - System Protection Control                            11-9
 161 * SYPCR can only be written once after reset!
 162 *-----------------------------------------------------------------------
 163 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
 164 */
 165#if defined(CONFIG_WATCHDOG)
 166#define CONFIG_SYS_SYPCR        (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
 167                         SYPCR_SWE  | SYPCR_SWRI| SYPCR_SWP)
 168#else
 169#define CONFIG_SYS_SYPCR        (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF)
 170#endif
 171
 172/*-----------------------------------------------------------------------
 173 * SIUMCR - SIU Module Configuration                            11-6
 174 *-----------------------------------------------------------------------
 175 * PCMCIA config., multi-function pin tri-state
 176 */
 177#define CONFIG_SYS_SIUMCR       (SIUMCR_DBGC11 | SIUMCR_DPC | SIUMCR_MLRC10 | SIUMCR_SEME)
 178
 179/*-----------------------------------------------------------------------
 180 * TBSCR - Time Base Status and Control                         11-26
 181 *-----------------------------------------------------------------------
 182 * Clear Reference Interrupt Status, Timebase freezing enabled
 183 */
 184#define CONFIG_SYS_TBSCR        (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
 185
 186/*-----------------------------------------------------------------------
 187 * PISCR - Periodic Interrupt Status and Control                11-31
 188 *-----------------------------------------------------------------------
 189 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
 190 */
 191#define CONFIG_SYS_PISCR        (PISCR_PS | PISCR_PITF | PISCR_PTE)
 192
 193/*-----------------------------------------------------------------------
 194 * PLPRCR - PLL, Low-Power, and Reset Control Register          15-30
 195 *-----------------------------------------------------------------------
 196 * Reset PLL lock status sticky bit, timer expired status bit and timer
 197 * interrupt status bit - leave PLL multiplication factor unchanged !
 198 */
 199#define CONFIG_SYS_PLPRCR       (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
 200
 201/*-----------------------------------------------------------------------
 202 * SCCR - System Clock and reset Control Register               15-27
 203 *-----------------------------------------------------------------------
 204 * Set clock output, timebase and RTC source and divider,
 205 * power management and some other internal clocks
 206 */
 207#define SCCR_MASK       (SCCR_RTDIV | SCCR_RTSEL)
 208#define CONFIG_SYS_SCCR SCCR_TBS
 209
 210 /*-----------------------------------------------------------------------
 211 *
 212 *-----------------------------------------------------------------------
 213 *
 214 */
 215#define CONFIG_SYS_DER          0
 216
 217/* Because of the way the 860 starts up and assigns CS0 the
 218* entire address space, we have to set the memory controller
 219* differently.  Normally, you write the option register
 220* first, and then enable the chip select by writing the
 221* base register.  For CS0, you must write the base register
 222* first, followed by the option register.
 223*/
 224
 225/*
 226 * Init Memory Controller:
 227 *
 228 * BR0/1 and OR0/1 (FLASH)
 229 */
 230/* the other CS:s are determined by looking at parameters in BCSRx */
 231
 232
 233#define BCSR_ADDR               ((uint) 0xFF010000)
 234#define BCSR_SIZE               ((uint)(64 * 1024))
 235
 236#define FLASH_BASE0_PRELIM      0xFE000000      /* FLASH bank #0        */
 237#define FLASH_BASE1_PRELIM      0xFF010000      /* FLASH bank #0        */
 238
 239#define CONFIG_SYS_REMAP_OR_AM          0x80000000      /* OR addr mask */
 240#define CONFIG_SYS_PRELIM_OR_AM 0xFFF00000      /* OR addr mask */
 241
 242/* FLASH timing: ACS = 10, TRLX = 1, CSNT = 1, SCY = 3, EHTR = 0        */
 243#define CONFIG_SYS_OR_TIMING_FLASH      (OR_CSNT_SAM  | OR_ACS_DIV4 | OR_BI | OR_SCY_3_CLK | OR_TRLX)
 244
 245#define CONFIG_SYS_OR0_REMAP    (CONFIG_SYS_REMAP_OR_AM  | CONFIG_SYS_OR_TIMING_FLASH)
 246#define CONFIG_SYS_OR0_PRELIM   (0xFF800000 | OR_CSNT_SAM | OR_BI | OR_SCY_3_CLK)   /* 1 Mbyte until detected and only 1 Mbyte is needed*/
 247#define CONFIG_SYS_BR0_PRELIM   (0xFE000000 | BR_V )
 248
 249/* BCSRx - Board Control and Status Registers */
 250#define CONFIG_SYS_OR1_REMAP    CONFIG_SYS_OR0_REMAP
 251#define CONFIG_SYS_OR1_PRELIM   0xFFC00000 | OR_ACS_DIV4
 252#define CONFIG_SYS_BR1_PRELIM   (0x00000000 | BR_MS_UPMA | BR_V )
 253
 254
 255/*
 256 * Memory Periodic Timer Prescaler
 257 */
 258
 259/* periodic timer for refresh */
 260#define CONFIG_SYS_MAMR_PTA             97              /* start with divider for 100 MHz       */
 261
 262/* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit     */
 263#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16         /* setting for 2 banks  */
 264#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32         /* setting for 1 bank   */
 265
 266/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit         */
 267#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8          /* setting for 2 banks  */
 268#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16         /* setting for 1 bank   */
 269
 270/*
 271 * MAMR settings for SDRAM
 272 */
 273
 274/* 8 column SDRAM */
 275#define CONFIG_SYS_MAMR_8COL    ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE       |   \
 276                         MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 |   \
 277                         MAMR_RLFA_1X    | MAMR_WLFA_1X    | MAMR_TLFA_4X)
 278/* 9 column SDRAM */
 279#define CONFIG_SYS_MAMR_9COL    ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT)  | MAMR_PTAE       |   \
 280                         MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 |   \
 281                         MAMR_RLFA_1X    | MAMR_WLFA_1X    | MAMR_TLFA_4X)
 282
 283#define CONFIG_SYS_MAMR         0x13821000
 284
 285/* values according to the manual */
 286
 287
 288#define PCMCIA_MEM_ADDR         ((uint)0xff020000)
 289#define PCMCIA_MEM_SIZE         ((uint)(64 * 1024))
 290
 291#define BCSR0                   ((uint) (BCSR_ADDR + 00))
 292#define BCSR1                   ((uint) (BCSR_ADDR + 0x04))
 293#define BCSR2                   ((uint) (BCSR_ADDR + 0x08))
 294#define BCSR3                   ((uint) (BCSR_ADDR + 0x0c))
 295#define BCSR4                   ((uint) (BCSR_ADDR + 0x10))
 296
 297/* FADS bitvalues by Helmut Buchsbaum
 298 * see MPC8xxADS User's Manual for a proper description
 299 * of the following structures
 300 */
 301
 302#define BCSR0_ERB       ((uint)0x80000000)
 303#define BCSR0_IP        ((uint)0x40000000)
 304#define BCSR0_BDIS      ((uint)0x10000000)
 305#define BCSR0_BPS_MASK  ((uint)0x0C000000)
 306#define BCSR0_ISB_MASK  ((uint)0x01800000)
 307#define BCSR0_DBGC_MASK ((uint)0x00600000)
 308#define BCSR0_DBPC_MASK ((uint)0x00180000)
 309#define BCSR0_EBDF_MASK ((uint)0x00060000)
 310
 311#define BCSR1_FLASH_EN           ((uint)0x80000000)
 312#define BCSR1_DRAM_EN            ((uint)0x40000000)
 313#define BCSR1_ETHEN              ((uint)0x20000000)
 314#define BCSR1_IRDEN              ((uint)0x10000000)
 315#define BCSR1_FLASH_CFG_EN       ((uint)0x08000000)
 316#define BCSR1_CNT_REG_EN_PROTECT ((uint)0x04000000)
 317#define BCSR1_BCSR_EN            ((uint)0x02000000)
 318#define BCSR1_RS232EN_1          ((uint)0x01000000)
 319#define BCSR1_PCCEN              ((uint)0x00800000)
 320#define BCSR1_PCCVCC0            ((uint)0x00400000)
 321#define BCSR1_PCCVPP_MASK        ((uint)0x00300000)
 322#define BCSR1_DRAM_HALF_WORD     ((uint)0x00080000)
 323#define BCSR1_RS232EN_2          ((uint)0x00040000)
 324#define BCSR1_SDRAM_EN           ((uint)0x00020000)
 325#define BCSR1_PCCVCC1            ((uint)0x00010000)
 326
 327#define BCSR2_FLASH_PD_MASK      ((uint)0xF0000000)
 328#define BCSR2_DRAM_PD_MASK       ((uint)0x07800000)
 329#define BCSR2_DRAM_PD_SHIFT      (23)
 330#define BCSR2_EXTTOLI_MASK       ((uint)0x00780000)
 331#define BCSR2_DBREVNR_MASK       ((uint)0x00030000)
 332
 333#define BCSR3_DBID_MASK          ((ushort)0x3800)
 334#define BCSR3_CNT_REG_EN_PROTECT ((ushort)0x0400)
 335#define BCSR3_BREVNR0            ((ushort)0x0080)
 336#define BCSR3_FLASH_PD_MASK      ((ushort)0x0070)
 337#define BCSR3_BREVN1             ((ushort)0x0008)
 338#define BCSR3_BREVN2_MASK        ((ushort)0x0003)
 339
 340#define BCSR4_ETHLOOP            ((uint)0x80000000)
 341#define BCSR4_TFPLDL             ((uint)0x40000000)
 342#define BCSR4_TPSQEL             ((uint)0x20000000)
 343#define BCSR4_SIGNAL_LAMP        ((uint)0x10000000)
 344#ifdef CONFIG_MPC823
 345#define BCSR4_USB_EN             ((uint)0x08000000)
 346#endif /* CONFIG_MPC823 */
 347#ifdef CONFIG_MPC860SAR
 348#define BCSR4_UTOPIA_EN          ((uint)0x08000000)
 349#endif /* CONFIG_MPC860SAR */
 350#ifdef CONFIG_MPC860T
 351#define BCSR4_FETH_EN            ((uint)0x08000000)
 352#endif /* CONFIG_MPC860T */
 353#define BCSR4_USB_SPEED          ((uint)0x04000000)
 354#define BCSR4_VCCO               ((uint)0x02000000)
 355#define BCSR4_VIDEO_ON           ((uint)0x00800000)
 356#define BCSR4_VDO_EKT_CLK_EN     ((uint)0x00400000)
 357#define BCSR4_VIDEO_RST          ((uint)0x00200000)
 358#define BCSR4_MODEM_EN           ((uint)0x00100000)
 359#define BCSR4_DATA_VOICE         ((uint)0x00080000)
 360
 361#define CONFIG_DRAM_40MHZ               1
 362
 363#ifdef CONFIG_MPC860T
 364
 365/* Interrupt level assignments.
 366*/
 367#define FEC_INTERRUPT   SIU_LEVEL1      /* FEC interrupt */
 368
 369#endif /* CONFIG_MPC860T */
 370
 371/* We don't use the 8259.
 372*/
 373#define NR_8259_INTS    0
 374
 375#define CONFIG_CMD_NET
 376/*
 377 * MPC8xx CPM Options
 378 */
 379#define CONFIG_SCC_ENET 1
 380#define CONFIG_SCC1_ENET 1
 381#define CONFIG_FEC_ENET 1
 382#undef  CONFIG_CPM_IIC
 383#undef  CONFIG_UCODE_PATCH
 384
 385
 386#define CONFIG_DISK_SPINUP_TIME 1000000
 387
 388
 389/* PCMCIA configuration */
 390
 391#define PCMCIA_MAX_SLOTS    2
 392
 393#ifdef CONFIG_MPC860
 394#define PCMCIA_SLOT_A 1
 395#endif
 396
 397#endif  /* __CONFIG_H */
 398