1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31
32
33
34
35
36#define CONFIG_405EP 1
37#define CONFIG_4xx 1
38#define CONFIG_HUB405 1
39
40#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
41
42#define CONFIG_BOARD_EARLY_INIT_F 1
43#define CONFIG_MISC_INIT_R 1
44
45#define CONFIG_SYS_CLK_FREQ 33330000
46
47#define CONFIG_BOARD_TYPES 1
48
49#define CONFIG_BAUDRATE 9600
50#define CONFIG_BOOTDELAY 3
51
52#undef CONFIG_BOOTARGS
53#undef CONFIG_BOOTCOMMAND
54
55#define CONFIG_PREBOOT
56
57#define CONFIG_SYS_LOADS_BAUD_CHANGE 1
58
59#define CONFIG_PPC4xx_EMAC
60#define CONFIG_MII 1
61#define CONFIG_PHY_ADDR 0
62#define CONFIG_LXT971_NO_SLEEP 1
63
64#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
65
66
67
68
69
70#define CONFIG_BOOTP_BOOTFILESIZE
71#define CONFIG_BOOTP_BOOTPATH
72#define CONFIG_BOOTP_GATEWAY
73#define CONFIG_BOOTP_HOSTNAME
74
75
76
77
78
79#include <config_cmd_default.h>
80
81#define CONFIG_CMD_DHCP
82#define CONFIG_CMD_IRQ
83#define CONFIG_CMD_ELF
84#define CONFIG_CMD_NAND
85#define CONFIG_CMD_I2C
86#define CONFIG_CMD_MII
87#define CONFIG_CMD_PING
88#define CONFIG_CMD_EEPROM
89
90
91#undef CONFIG_WATCHDOG
92
93#define CONFIG_SDRAM_BANK0 1
94
95
96
97
98#define CONFIG_SYS_LONGHELP
99#define CONFIG_SYS_PROMPT "=> "
100
101#undef CONFIG_SYS_HUSH_PARSER
102
103#if defined(CONFIG_CMD_KGDB)
104#define CONFIG_SYS_CBSIZE 1024
105#else
106#define CONFIG_SYS_CBSIZE 256
107#endif
108#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
109#define CONFIG_SYS_MAXARGS 16
110#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
111
112#define CONFIG_SYS_DEVICE_NULLDEV 1
113
114#define CONFIG_SYS_CONSOLE_INFO_QUIET 1
115
116#define CONFIG_SYS_MEMTEST_START 0x0400000
117#define CONFIG_SYS_MEMTEST_END 0x0C00000
118
119#define CONFIG_CONS_INDEX 1
120#define CONFIG_SYS_NS16550
121#define CONFIG_SYS_NS16550_SERIAL
122#define CONFIG_SYS_NS16550_REG_SIZE 1
123#define CONFIG_SYS_NS16550_CLK get_serial_clock()
124
125#undef CONFIG_SYS_EXT_SERIAL_CLOCK
126#define CONFIG_SYS_BASE_BAUD 691200
127
128
129#define CONFIG_SYS_BAUDRATE_TABLE \
130 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
131 57600, 115200, 230400, 460800, 921600 }
132
133#define CONFIG_SYS_LOAD_ADDR 0x100000
134#define CONFIG_SYS_EXTBDINFO 1
135
136#define CONFIG_SYS_HZ 1000
137
138#define CONFIG_ZERO_BOOTDELAY_CHECK
139
140#define CONFIG_VERSION_VARIABLE 1
141
142#define CONFIG_SYS_RX_ETH_BUFFER 16
143
144
145#define CONFIG_ENV_OVERWRITE
146#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
147#define CONFIG_HAS_ETH1
148#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
149
150
151
152
153
154#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
155#define CONFIG_SYS_MAX_NAND_DEVICE 1
156#define NAND_BIG_DELAY_US 25
157
158#define CONFIG_SYS_NAND_CE (0x80000000 >> 1)
159#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4)
160#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2)
161#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3)
162
163#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1
164#define CONFIG_SYS_NAND_QUIET 1
165
166
167
168
169
170#define PCI_HOST_ADAPTER 0
171#define PCI_HOST_FORCE 1
172#define PCI_HOST_AUTO 2
173
174#undef CONFIG_PCI
175#define CONFIG_PCI_HOST PCI_HOST_HOST
176#undef CONFIG_PCI_PNP
177
178
179#undef CONFIG_PCI_SCAN_SHOW
180
181#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE
182#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405
183#define CONFIG_SYS_PCI_CLASSCODE 0x0b20
184#define CONFIG_SYS_PCI_PTM1LA 0x00000000
185#define CONFIG_SYS_PCI_PTM1MS 0xfc000001
186#define CONFIG_SYS_PCI_PTM1PCI 0x00000000
187#define CONFIG_SYS_PCI_PTM2LA 0xffc00000
188#define CONFIG_SYS_PCI_PTM2MS 0xffc00001
189#define CONFIG_SYS_PCI_PTM2PCI 0x04000000
190
191
192
193
194
195
196#define CONFIG_SYS_SDRAM_BASE 0x00000000
197#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
198#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
199#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
200#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
201
202
203
204
205
206
207#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
208
209
210
211#define CONFIG_SYS_MAX_FLASH_BANKS 1
212#define CONFIG_SYS_MAX_FLASH_SECT 256
213
214#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
215#define CONFIG_SYS_FLASH_WRITE_TOUT 1000
216
217#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short
218#define CONFIG_SYS_FLASH_ADDR0 0x5555
219#define CONFIG_SYS_FLASH_ADDR1 0x2AAA
220
221
222
223
224#define CONFIG_SYS_FLASH_READ0 0x0000
225#define CONFIG_SYS_FLASH_READ1 0x0001
226#define CONFIG_SYS_FLASH_READ2 0x0002
227
228#define CONFIG_SYS_FLASH_EMPTY_INFO
229
230#if 0
231#define CONFIG_SYS_JFFS2_FIRST_BANK 0
232#define CONFIG_SYS_JFFS2_NUM_BANKS 1
233#endif
234
235
236
237
238#define CONFIG_ENV_IS_IN_EEPROM 1
239#define CONFIG_ENV_OFFSET 0x100
240#define CONFIG_ENV_SIZE 0x700
241
242
243#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500
244#define CONFIG_SYS_NVRAM_SIZE 242
245
246
247
248
249#define CONFIG_HARD_I2C
250#define CONFIG_PPC4XX_I2C
251#define CONFIG_SYS_I2C_SPEED 400000
252#define CONFIG_SYS_I2C_SLAVE 0x7F
253
254#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
255#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
256
257#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
258#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
259
260
261#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
262
263
264
265
266
267
268
269#define FLASH_BASE0_PRELIM 0xFFC00000
270
271
272
273
274
275
276#define CONFIG_SYS_EBC_PB0AP 0x92015480
277
278#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
279
280
281#define CONFIG_SYS_EBC_PB1AP 0x92015480
282#define CONFIG_SYS_EBC_PB1CR 0xF4018000
283
284
285#if 0
286#define CONFIG_SYS_EBC_PB2AP 0x010053C0
287#define CONFIG_SYS_EBC_PB2CR 0xF0018000
288#else
289#define CONFIG_SYS_EBC_PB2AP 0x92015480
290#define CONFIG_SYS_EBC_PB2CR 0xF0018000
291#endif
292
293#define DUART0_BA 0xF0000000
294#define DUART1_BA 0xF0000008
295#define DUART2_BA 0xF0000010
296#define DUART3_BA 0xF0000018
297#define CONFIG_SYS_NAND_BASE 0xF4000000
298
299
300
301
302#define CONFIG_SYS_FPGA_SPARTAN2 1
303#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024
304
305
306#define CONFIG_SYS_FPGA_PRG 0x04000000
307#define CONFIG_SYS_FPGA_CLK 0x02000000
308#define CONFIG_SYS_FPGA_DATA 0x01000000
309#define CONFIG_SYS_FPGA_INIT 0x00010000
310#define CONFIG_SYS_FPGA_DONE 0x00008000
311
312
313
314
315
316#define CONFIG_SYS_TEMP_STACK_OCM 1
317
318
319#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
320#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
321#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
322#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
323
324#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
325#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
326
327
328
329
330
331
332
333
334
335
336
337
338
339#define CONFIG_SYS_GPIO0_OSRL 0x40000550
340#define CONFIG_SYS_GPIO0_OSRH 0x00000110
341#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
342#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
343#define CONFIG_SYS_GPIO0_TSRL 0x00000000
344#define CONFIG_SYS_GPIO0_TSRH 0x00000000
345#define CONFIG_SYS_GPIO0_TCR 0xF7FE0014
346
347#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
348#define CONFIG_SYS_UART2_RS232 (0x80000000 >> 5)
349#define CONFIG_SYS_UART3_RS232 (0x80000000 >> 6)
350#define CONFIG_SYS_UART4_RS232 (0x80000000 >> 7)
351#define CONFIG_SYS_UART5_RS232 (0x80000000 >> 8)
352
353
354
355
356
357#if 0
358#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
359#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
360#endif
361#if 0
362#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
363#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
364#endif
365#if 1
366#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
367#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
368#endif
369
370#endif
371