1
2
3
4
5
6
7#include <common.h>
8#include <pci.h>
9#include <asm/processor.h>
10#include <asm/immap_86xx.h>
11#include <asm/fsl_pci.h>
12#include <fsl_ddr_sdram.h>
13#include <asm/fsl_serdes.h>
14#include <asm/io.h>
15#include <libfdt.h>
16#include <fdt_support.h>
17#include <netdev.h>
18
19phys_size_t fixed_sdram(void);
20
21int checkboard(void)
22{
23 u8 vboot;
24 u8 *pixis_base = (u8 *)PIXIS_BASE;
25
26 printf ("Board: MPC8641HPCN, Sys ID: 0x%02x, "
27 "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
28 in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
29 in_8(pixis_base + PIXIS_PVER));
30
31 vboot = in_8(pixis_base + PIXIS_VBOOT);
32 if (vboot & PIXIS_VBOOT_FMAP)
33 printf ("vBank: %d\n", ((vboot & PIXIS_VBOOT_FBANK) >> 6));
34 else
35 puts ("Promjet\n");
36
37 return 0;
38}
39
40phys_size_t
41initdram(int board_type)
42{
43 phys_size_t dram_size = 0;
44
45#if defined(CONFIG_SPD_EEPROM)
46 dram_size = fsl_ddr_sdram();
47#else
48 dram_size = fixed_sdram();
49#endif
50
51 setup_ddr_bat(dram_size);
52
53 debug(" DDR: ");
54 return dram_size;
55}
56
57
58#if !defined(CONFIG_SPD_EEPROM)
59
60
61
62phys_size_t
63fixed_sdram(void)
64{
65#if !defined(CONFIG_SYS_RAMBOOT)
66 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
67 struct ccsr_ddr __iomem *ddr = &immap->im_ddr1;
68
69 ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
70 ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
71 ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
72 ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
73 ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
74 ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
75 ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
76 ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
77 ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
78 ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
79 ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
80 ddr->sdram_ocd_cntl = CONFIG_SYS_DDR_OCD_CTRL;
81 ddr->sdram_ocd_status = CONFIG_SYS_DDR_OCD_STATUS;
82
83#if defined (CONFIG_DDR_ECC)
84 ddr->err_disable = 0x0000008D;
85 ddr->err_sbe = 0x00ff0000;
86#endif
87 asm("sync;isync");
88
89 udelay(500);
90
91#if defined (CONFIG_DDR_ECC)
92
93 ddr->sdram_cfg = (CONFIG_SYS_DDR_CONTROL | 0x20000000);
94#else
95 ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
96 ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
97#endif
98 asm("sync; isync");
99
100 udelay(500);
101#endif
102 return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
103}
104#endif
105
106void pci_init_board(void)
107{
108 fsl_pcie_init_board(0);
109
110#ifdef CONFIG_PCIE1
111
112
113
114
115 in_be32((unsigned *) ((char *)(CONFIG_SYS_PCIE1_MEM_VIRT
116 + CONFIG_SYS_PCIE1_MEM_SIZE - 0x1000000)));
117#endif
118}
119
120
121#if defined(CONFIG_OF_BOARD_SETUP)
122void
123ft_board_setup(void *blob, bd_t *bd)
124{
125 int off;
126 u64 *tmp;
127 u32 *addrcells;
128
129 ft_cpu_setup(blob, bd);
130
131 FT_FSL_PCI_SETUP;
132
133
134
135
136
137
138 off = fdt_path_offset(blob, "/soc8641");
139 addrcells = (u32 *)fdt_getprop(blob, 0, "#address-cells", NULL);
140 tmp = (u64 *)fdt_getprop(blob, off, "reg", NULL);
141
142 if (tmp) {
143 u64 addr;
144 if (addrcells && (*addrcells == 1))
145 addr = *(u32 *)tmp;
146 else
147 addr = *tmp;
148
149 if (addr != CONFIG_SYS_CCSRBAR_PHYS)
150 printf("WARNING: The CCSRBAR address in your .dts "
151 "does not match the address of the CCSR "
152 "in u-boot. This means your .dts might "
153 "be old.\n");
154 }
155}
156#endif
157
158
159
160
161
162
163
164unsigned long
165get_board_sys_clk(ulong dummy)
166{
167 u8 i, go_bit, rd_clks;
168 ulong val = 0;
169 u8 *pixis_base = (u8 *)PIXIS_BASE;
170
171 go_bit = in_8(pixis_base + PIXIS_VCTL);
172 go_bit &= 0x01;
173
174 rd_clks = in_8(pixis_base + PIXIS_VCFGEN0);
175 rd_clks &= 0x1C;
176
177
178
179
180
181
182
183 if (go_bit) {
184 if (rd_clks == 0x1c)
185 i = in_8(pixis_base + PIXIS_AUX);
186 else
187 i = in_8(pixis_base + PIXIS_SPD);
188 } else {
189 i = in_8(pixis_base + PIXIS_SPD);
190 }
191
192 i &= 0x07;
193
194 switch (i) {
195 case 0:
196 val = 33000000;
197 break;
198 case 1:
199 val = 40000000;
200 break;
201 case 2:
202 val = 50000000;
203 break;
204 case 3:
205 val = 66000000;
206 break;
207 case 4:
208 val = 83000000;
209 break;
210 case 5:
211 val = 100000000;
212 break;
213 case 6:
214 val = 134000000;
215 break;
216 case 7:
217 val = 166000000;
218 break;
219 }
220
221 return val;
222}
223
224int board_eth_init(bd_t *bis)
225{
226
227 cpu_eth_init(bis);
228 return pci_eth_init(bis);
229}
230
231void board_reset(void)
232{
233 u8 *pixis_base = (u8 *)PIXIS_BASE;
234
235 out_8(pixis_base + PIXIS_RST, 0);
236
237 while (1)
238 ;
239}
240