1
2
3
4
5
6
7
8
9
10
11
12
13
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18
19
20
21#define CONFIG_E300 1
22#define CONFIG_MPC834x 1
23#define CONFIG_MPC8349 1
24#define CONFIG_SBC8349 1
25
26#define CONFIG_SYS_TEXT_BASE 0xFF800000
27
28
29#undef CONFIG_MPC83XX_PCI2
30
31
32
33
34
35
36
37#ifdef CONFIG_PCI_33M
38#define CONFIG_83XX_CLKIN 33000000
39#else
40#define CONFIG_83XX_CLKIN 66000000
41#endif
42
43#ifndef CONFIG_SYS_CLK_FREQ
44#ifdef CONFIG_PCI_33M
45#define CONFIG_SYS_CLK_FREQ 33000000
46#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
47#else
48#define CONFIG_SYS_CLK_FREQ 66000000
49#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
50#endif
51#endif
52
53#undef CONFIG_BOARD_EARLY_INIT_F
54
55#define CONFIG_SYS_IMMR 0xE0000000
56
57#undef CONFIG_SYS_DRAM_TEST
58#define CONFIG_SYS_MEMTEST_START 0x00000000
59#define CONFIG_SYS_MEMTEST_END 0x00100000
60
61
62
63
64#undef CONFIG_DDR_ECC
65#undef CONFIG_DDR_ECC_CMD
66#define CONFIG_SPD_EEPROM
67#define CONFIG_SYS_83XX_DDR_USES_CS0
68
69
70
71
72
73
74
75
76
77
78
79#undef CONFIG_DDR_32BIT
80
81#define CONFIG_SYS_DDR_BASE 0x00000000
82#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
83#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
84#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
85 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
86#define CONFIG_DDR_2T_TIMING
87
88#if defined(CONFIG_SPD_EEPROM)
89
90
91
92#define SPD_EEPROM_ADDRESS 0x52
93
94#else
95
96
97
98
99#define CONFIG_SYS_DDR_SIZE 256
100#define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
101 | CSCONFIG_ROW_BIT_13 \
102 | CSCONFIG_COL_BIT_10)
103#define CONFIG_SYS_DDR_TIMING_1 0x36332321
104#define CONFIG_SYS_DDR_TIMING_2 0x00000800
105#define CONFIG_SYS_DDR_CONTROL 0xc2000000
106#define CONFIG_SYS_DDR_INTERVAL 0x04060100
107
108#if defined(CONFIG_DDR_32BIT)
109
110
111#define CONFIG_SYS_DDR_MODE 0x00000023
112#else
113
114
115#define CONFIG_SYS_DDR_MODE 0x00000022
116#endif
117#endif
118
119
120
121
122#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000
123#define CONFIG_SYS_LBC_SDRAM_SIZE 64
124
125
126
127
128#define CONFIG_SYS_FLASH_CFI
129#define CONFIG_FLASH_CFI_DRIVER
130#define CONFIG_SYS_FLASH_BASE 0xFF800000
131#define CONFIG_SYS_FLASH_SIZE 8
132
133
134#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
135 | BR_PS_16 \
136 | BR_MS_GPCM \
137 | BR_V)
138
139#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
140 | OR_GPCM_XAM \
141 | OR_GPCM_CSNT \
142 | OR_GPCM_ACS_DIV2 \
143 | OR_GPCM_XACS \
144 | OR_GPCM_SCY_15 \
145 | OR_GPCM_TRLX_SET \
146 | OR_GPCM_EHTR_SET \
147 | OR_GPCM_EAD)
148
149
150
151#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
152#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
153
154#define CONFIG_SYS_MAX_FLASH_BANKS 1
155#define CONFIG_SYS_MAX_FLASH_SECT 64
156
157#undef CONFIG_SYS_FLASH_CHECKSUM
158#define CONFIG_SYS_FLASH_ERASE_TOUT 60000
159#define CONFIG_SYS_FLASH_WRITE_TOUT 500
160
161#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
162
163#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
164#define CONFIG_SYS_RAMBOOT
165#else
166#undef CONFIG_SYS_RAMBOOT
167#endif
168
169#define CONFIG_SYS_INIT_RAM_LOCK 1
170
171#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
172
173#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
174
175#define CONFIG_SYS_GBL_DATA_OFFSET \
176 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
178
179#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
180#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
181
182
183
184
185
186
187
188#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
189#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
190#define CONFIG_SYS_LBC_LBCR 0x00000000
191
192#undef CONFIG_SYS_LB_SDRAM
193
194#ifdef CONFIG_SYS_LB_SDRAM
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
212 | BR_PS_32 \
213 | BR_MS_SDRAM \
214 | BR_V)
215
216#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
217#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233#define CONFIG_SYS_OR2_PRELIM (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
234 | OR_SDRAM_XAM \
235 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
236 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
237 | OR_SDRAM_EAD)
238
239
240
241#define CONFIG_SYS_LBC_LSRT 0x32000000
242
243#define CONFIG_SYS_LBC_MRTPR 0x20000000
244
245#define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
246 | LSDMR_BSMA1516 \
247 | LSDMR_RFCR8 \
248 | LSDMR_PRETOACT6 \
249 | LSDMR_ACTTORW3 \
250 | LSDMR_BL8 \
251 | LSDMR_WRC3 \
252 | LSDMR_CL3)
253
254
255
256
257#define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
258#define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
259#define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
260#define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
261#define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
262#endif
263
264
265
266
267#define CONFIG_CONS_INDEX 1
268#define CONFIG_SYS_NS16550
269#define CONFIG_SYS_NS16550_SERIAL
270#define CONFIG_SYS_NS16550_REG_SIZE 1
271#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
272
273#define CONFIG_SYS_BAUDRATE_TABLE \
274 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
275
276#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
277#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
278
279#define CONFIG_CMDLINE_EDITING 1
280#define CONFIG_AUTO_COMPLETE
281
282#define CONFIG_SYS_HUSH_PARSER
283
284
285#define CONFIG_OF_LIBFDT 1
286#define CONFIG_OF_BOARD_SETUP 1
287#define CONFIG_OF_STDOUT_VIA_ALIAS 1
288
289
290#define CONFIG_SYS_I2C
291#define CONFIG_SYS_I2C_FSL
292#define CONFIG_SYS_FSL_I2C_SPEED 400000
293#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
294#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
295#define CONFIG_SYS_FSL_I2C2_SPEED 400000
296#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
297#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
298#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69}, {1, 0x69} }
299
300
301
302#define CONFIG_SYS_TSEC1_OFFSET 0x24000
303#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
304#define CONFIG_SYS_TSEC2_OFFSET 0x25000
305#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
306
307
308
309
310
311#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
312#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
313#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
314#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
315#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
316#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
317#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
318#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
319#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000
320
321#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
322#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
323#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000
324#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
325#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
326#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000
327#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
328#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
329#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000
330
331#if defined(CONFIG_PCI)
332
333#define PCI_64BIT
334#define PCI_ONE_PCI1
335#if defined(PCI_64BIT)
336#undef PCI_ALL_PCI1
337#undef PCI_TWO_PCI1
338#undef PCI_ONE_PCI1
339#endif
340
341#define CONFIG_PCI_PNP
342
343#undef CONFIG_EEPRO100
344#undef CONFIG_TULIP
345
346#if !defined(CONFIG_PCI_PNP)
347 #define PCI_ENET0_IOADDR 0xFIXME
348 #define PCI_ENET0_MEMADDR 0xFIXME
349 #define PCI_IDSEL_NUMBER 0xFIXME
350#endif
351
352#undef CONFIG_PCI_SCAN_SHOW
353#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057
354
355#endif
356
357
358
359
360#define CONFIG_TSEC_ENET
361
362#if defined(CONFIG_TSEC_ENET)
363
364#define CONFIG_TSEC1 1
365#define CONFIG_TSEC1_NAME "TSEC0"
366#define CONFIG_TSEC2 1
367#define CONFIG_TSEC2_NAME "TSEC1"
368#define CONFIG_PHY_BCM5421S 1
369#define TSEC1_PHY_ADDR 0x19
370#define TSEC2_PHY_ADDR 0x1a
371#define TSEC1_PHYIDX 0
372#define TSEC2_PHYIDX 0
373#define TSEC1_FLAGS TSEC_GIGABIT
374#define TSEC2_FLAGS TSEC_GIGABIT
375
376
377#define CONFIG_ETHPRIME "TSEC0"
378
379#endif
380
381
382
383
384#ifndef CONFIG_SYS_RAMBOOT
385 #define CONFIG_ENV_IS_IN_FLASH 1
386 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
387 #define CONFIG_ENV_SECT_SIZE 0x20000
388 #define CONFIG_ENV_SIZE 0x2000
389
390
391#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
392#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
393
394#else
395 #define CONFIG_SYS_NO_FLASH 1
396 #define CONFIG_ENV_IS_NOWHERE 1
397 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
398 #define CONFIG_ENV_SIZE 0x2000
399#endif
400
401#define CONFIG_LOADS_ECHO 1
402#define CONFIG_SYS_LOADS_BAUD_CHANGE 1
403
404
405
406
407
408#define CONFIG_BOOTP_BOOTFILESIZE
409#define CONFIG_BOOTP_BOOTPATH
410#define CONFIG_BOOTP_GATEWAY
411#define CONFIG_BOOTP_HOSTNAME
412
413
414
415
416
417#include <config_cmd_default.h>
418
419#define CONFIG_CMD_I2C
420#define CONFIG_CMD_MII
421#define CONFIG_CMD_PING
422
423#if defined(CONFIG_PCI)
424 #define CONFIG_CMD_PCI
425#endif
426
427#if defined(CONFIG_SYS_RAMBOOT)
428 #undef CONFIG_CMD_SAVEENV
429 #undef CONFIG_CMD_LOADS
430#endif
431
432
433#undef CONFIG_WATCHDOG
434
435
436
437
438#define CONFIG_SYS_LONGHELP
439#define CONFIG_SYS_LOAD_ADDR 0x2000000
440
441#if defined(CONFIG_CMD_KGDB)
442 #define CONFIG_SYS_CBSIZE 1024
443#else
444 #define CONFIG_SYS_CBSIZE 256
445#endif
446
447
448#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
449#define CONFIG_SYS_MAXARGS 16
450
451#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
452
453
454
455
456
457
458
459#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
460
461#define CONFIG_SYS_RCWH_PCIHOST 0x80000000
462
463#if 1
464#define CONFIG_SYS_HRCW_LOW (\
465 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
466 HRCWL_DDR_TO_SCB_CLK_1X1 |\
467 HRCWL_CSB_TO_CLKIN |\
468 HRCWL_VCO_1X2 |\
469 HRCWL_CORE_TO_CSB_2X1)
470#elif 0
471#define CONFIG_SYS_HRCW_LOW (\
472 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
473 HRCWL_DDR_TO_SCB_CLK_1X1 |\
474 HRCWL_CSB_TO_CLKIN |\
475 HRCWL_VCO_1X4 |\
476 HRCWL_CORE_TO_CSB_3X1)
477#elif 0
478#define CONFIG_SYS_HRCW_LOW (\
479 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
480 HRCWL_DDR_TO_SCB_CLK_1X1 |\
481 HRCWL_CSB_TO_CLKIN |\
482 HRCWL_VCO_1X4 |\
483 HRCWL_CORE_TO_CSB_2X1)
484#elif 0
485#define CONFIG_SYS_HRCW_LOW (\
486 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
487 HRCWL_DDR_TO_SCB_CLK_1X1 |\
488 HRCWL_CSB_TO_CLKIN |\
489 HRCWL_VCO_1X4 |\
490 HRCWL_CORE_TO_CSB_1X1)
491#elif 0
492#define CONFIG_SYS_HRCW_LOW (\
493 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
494 HRCWL_DDR_TO_SCB_CLK_1X1 |\
495 HRCWL_CSB_TO_CLKIN |\
496 HRCWL_VCO_1X4 |\
497 HRCWL_CORE_TO_CSB_1X1)
498#endif
499
500#if defined(PCI_64BIT)
501#define CONFIG_SYS_HRCW_HIGH (\
502 HRCWH_PCI_HOST |\
503 HRCWH_64_BIT_PCI |\
504 HRCWH_PCI1_ARBITER_ENABLE |\
505 HRCWH_PCI2_ARBITER_DISABLE |\
506 HRCWH_CORE_ENABLE |\
507 HRCWH_FROM_0X00000100 |\
508 HRCWH_BOOTSEQ_DISABLE |\
509 HRCWH_SW_WATCHDOG_DISABLE |\
510 HRCWH_ROM_LOC_LOCAL_16BIT |\
511 HRCWH_TSEC1M_IN_GMII |\
512 HRCWH_TSEC2M_IN_GMII)
513#else
514#define CONFIG_SYS_HRCW_HIGH (\
515 HRCWH_PCI_HOST |\
516 HRCWH_32_BIT_PCI |\
517 HRCWH_PCI1_ARBITER_ENABLE |\
518 HRCWH_PCI2_ARBITER_ENABLE |\
519 HRCWH_CORE_ENABLE |\
520 HRCWH_FROM_0X00000100 |\
521 HRCWH_BOOTSEQ_DISABLE |\
522 HRCWH_SW_WATCHDOG_DISABLE |\
523 HRCWH_ROM_LOC_LOCAL_16BIT |\
524 HRCWH_TSEC1M_IN_GMII |\
525 HRCWH_TSEC2M_IN_GMII)
526#endif
527
528
529#define CONFIG_SYS_SICRH 0
530#define CONFIG_SYS_SICRL SICRL_LDP_A
531
532#define CONFIG_SYS_HID0_INIT 0x000000000
533#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
534 | HID0_ENABLE_INSTRUCTION_CACHE)
535
536
537
538
539
540
541
542#define CONFIG_SYS_HID2 HID2_HBE
543
544#define CONFIG_HIGH_BATS 1
545
546
547#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
548 | BATL_PP_RW \
549 | BATL_MEMCOHERENCE)
550#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
551 | BATU_BL_256M \
552 | BATU_VS \
553 | BATU_VP)
554
555
556#ifdef CONFIG_PCI
557#define CONFIG_PCI_INDIRECT_BRIDGE
558#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
559 | BATL_PP_RW \
560 | BATL_MEMCOHERENCE)
561#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
562 | BATU_BL_256M \
563 | BATU_VS \
564 | BATU_VP)
565#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
566 | BATL_PP_RW \
567 | BATL_CACHEINHIBIT \
568 | BATL_GUARDEDSTORAGE)
569#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
570 | BATU_BL_256M \
571 | BATU_VS \
572 | BATU_VP)
573#else
574#define CONFIG_SYS_IBAT1L (0)
575#define CONFIG_SYS_IBAT1U (0)
576#define CONFIG_SYS_IBAT2L (0)
577#define CONFIG_SYS_IBAT2U (0)
578#endif
579
580#ifdef CONFIG_MPC83XX_PCI2
581#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
582 | BATL_PP_RW \
583 | BATL_MEMCOHERENCE)
584#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
585 | BATU_BL_256M \
586 | BATU_VS \
587 | BATU_VP)
588#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
589 | BATL_PP_RW \
590 | BATL_CACHEINHIBIT \
591 | BATL_GUARDEDSTORAGE)
592#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
593 | BATU_BL_256M \
594 | BATU_VS \
595 | BATU_VP)
596#else
597#define CONFIG_SYS_IBAT3L (0)
598#define CONFIG_SYS_IBAT3U (0)
599#define CONFIG_SYS_IBAT4L (0)
600#define CONFIG_SYS_IBAT4U (0)
601#endif
602
603
604#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
605 | BATL_PP_RW \
606 | BATL_CACHEINHIBIT \
607 | BATL_GUARDEDSTORAGE)
608#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
609 | BATU_BL_256M \
610 | BATU_VS \
611 | BATU_VP)
612
613
614#define CONFIG_SYS_IBAT6L (CONFIG_SYS_LBC_SDRAM_BASE \
615 | BATL_PP_RW \
616 | BATL_MEMCOHERENCE \
617 | BATL_GUARDEDSTORAGE)
618#define CONFIG_SYS_IBAT6U (CONFIG_SYS_LBC_SDRAM_BASE \
619 | BATU_BL_256M \
620 | BATU_VS \
621 | BATU_VP)
622
623#define CONFIG_SYS_IBAT7L (0)
624#define CONFIG_SYS_IBAT7U (0)
625
626#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
627#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
628#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
629#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
630#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
631#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
632#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
633#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
634#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
635#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
636#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
637#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
638#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
639#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
640#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
641#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
642
643#if defined(CONFIG_CMD_KGDB)
644#define CONFIG_KGDB_BAUDRATE 230400
645#endif
646
647
648
649
650#define CONFIG_ENV_OVERWRITE
651
652#if defined(CONFIG_TSEC_ENET)
653#define CONFIG_HAS_ETH0
654#define CONFIG_HAS_ETH1
655#endif
656
657#define CONFIG_HOSTNAME SBC8349
658#define CONFIG_ROOTPATH "/tftpboot/rootfs"
659#define CONFIG_BOOTFILE "uImage"
660
661
662#define CONFIG_LOADADDR 800000
663
664#define CONFIG_BOOTDELAY 6
665#undef CONFIG_BOOTARGS
666
667#define CONFIG_BAUDRATE 115200
668
669#define CONFIG_EXTRA_ENV_SETTINGS \
670 "netdev=eth0\0" \
671 "hostname=sbc8349\0" \
672 "nfsargs=setenv bootargs root=/dev/nfs rw " \
673 "nfsroot=${serverip}:${rootpath}\0" \
674 "ramargs=setenv bootargs root=/dev/ram rw\0" \
675 "addip=setenv bootargs ${bootargs} " \
676 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
677 ":${hostname}:${netdev}:off panic=1\0" \
678 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
679 "flash_nfs=run nfsargs addip addtty;" \
680 "bootm ${kernel_addr}\0" \
681 "flash_self=run ramargs addip addtty;" \
682 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
683 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
684 "bootm\0" \
685 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
686 "update=protect off ff800000 ff83ffff; " \
687 "era ff800000 ff83ffff; cp.b 100000 ff800000 ${filesize}\0" \
688 "upd=run load update\0" \
689 "fdtaddr=780000\0" \
690 "fdtfile=sbc8349.dtb\0" \
691 ""
692
693#define CONFIG_NFSBOOTCOMMAND \
694 "setenv bootargs root=/dev/nfs rw " \
695 "nfsroot=$serverip:$rootpath " \
696 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
697 "$netdev:off " \
698 "console=$consoledev,$baudrate $othbootargs;" \
699 "tftp $loadaddr $bootfile;" \
700 "tftp $fdtaddr $fdtfile;" \
701 "bootm $loadaddr - $fdtaddr"
702
703#define CONFIG_RAMBOOTCOMMAND \
704 "setenv bootargs root=/dev/ram rw " \
705 "console=$consoledev,$baudrate $othbootargs;" \
706 "tftp $ramdiskaddr $ramdiskfile;" \
707 "tftp $loadaddr $bootfile;" \
708 "tftp $fdtaddr $fdtfile;" \
709 "bootm $loadaddr $ramdiskaddr $fdtaddr"
710
711#define CONFIG_BOOTCOMMAND "run flash_self"
712
713#endif
714