1
2
3
4
5
6
7
8
9
10#include <common.h>
11#include <asm/io.h>
12#include <asm/arch/clock.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/iomux.h>
15#include <asm/arch/mx6-pins.h>
16#include <asm/gpio.h>
17#include <asm/imx-common/iomux-v3.h>
18#include <asm/imx-common/boot_mode.h>
19#include <mmc.h>
20#include <fsl_esdhc.h>
21
22DECLARE_GLOBAL_DATA_PTR;
23
24#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED |\
25 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
26
27#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW |\
28 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
29
30int dram_init(void)
31{
32 gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
33
34 return 0;
35}
36
37iomux_v3_cfg_t const uart2_pads[] = {
38 MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
39 MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
40};
41
42iomux_v3_cfg_t const usdhc2_pads[] = {
43 MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
44 MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
45 MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
46 MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
47 MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
48 MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
49 MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
50};
51
52iomux_v3_cfg_t const usdhc4_pads[] = {
53 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
54 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
55 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
56 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
57 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
58 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
59 MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
60 MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
61 MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
62 MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
63 MX6_PAD_NANDF_D6__GPIO2_IO06 | MUX_PAD_CTRL(NO_PAD_CTRL),
64};
65
66static void setup_iomux_uart(void)
67{
68 imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
69}
70
71#ifdef CONFIG_FSL_ESDHC
72struct fsl_esdhc_cfg usdhc_cfg[] = {
73 {USDHC2_BASE_ADDR},
74 {USDHC4_BASE_ADDR},
75};
76
77int board_mmc_getcd(struct mmc *mmc)
78{
79 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
80 int ret = 0;
81
82 switch (cfg->esdhc_base) {
83 case USDHC2_BASE_ADDR:
84 gpio_direction_input(IMX_GPIO_NR(1, 4));
85 ret = !gpio_get_value(IMX_GPIO_NR(1, 4));
86 break;
87 case USDHC4_BASE_ADDR:
88 gpio_direction_input(IMX_GPIO_NR(2, 6));
89 ret = !gpio_get_value(IMX_GPIO_NR(2, 6));
90 break;
91 default:
92 printf("Bad USDHC interface\n");
93 }
94
95 return ret;
96}
97
98int board_mmc_init(bd_t *bis)
99{
100 s32 status = 0;
101
102 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
103 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
104
105 imx_iomux_v3_setup_multiple_pads(
106 usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
107 imx_iomux_v3_setup_multiple_pads(
108 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
109
110 status = fsl_esdhc_initialize(bis, &usdhc_cfg[0]) |
111 fsl_esdhc_initialize(bis, &usdhc_cfg[1]);
112
113 return status;
114}
115#endif
116
117int board_early_init_f(void)
118{
119 setup_iomux_uart();
120
121 return 0;
122}
123
124int board_init(void)
125{
126
127 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
128
129 return 0;
130}
131
132int checkboard(void)
133{
134 puts("Board: Conga-QEVAL QMX6 Quad\n");
135
136 return 0;
137}
138
139#ifdef CONFIG_CMD_BMODE
140static const struct boot_mode board_boot_modes[] = {
141
142 {"mmc0", MAKE_CFGVAL(0x50, 0x20, 0x00, 0x00)},
143 {"mmc1", MAKE_CFGVAL(0x50, 0x38, 0x00, 0x00)},
144 {NULL, 0},
145};
146#endif
147
148int misc_init_r(void)
149{
150#ifdef CONFIG_CMD_BMODE
151 add_board_boot_modes(board_boot_modes);
152#endif
153 return 0;
154}
155