1
2
3
4
5
6
7
8
9#ifndef __SAMSUNG_ONENAND_H__
10#define __SAMSUNG_ONENAND_H__
11
12
13
14
15
16#ifndef __ASSEMBLY__
17struct samsung_onenand {
18 unsigned int mem_cfg;
19 unsigned char res1[0xc];
20 unsigned int burst_len;
21 unsigned char res2[0xc];
22 unsigned int mem_reset;
23 unsigned char res3[0xc];
24 unsigned int int_err_stat;
25 unsigned char res4[0xc];
26 unsigned int int_err_mask;
27 unsigned char res5[0xc];
28 unsigned int int_err_ack;
29 unsigned char res6[0xc];
30 unsigned int ecc_err_stat;
31 unsigned char res7[0xc];
32 unsigned int manufact_id;
33 unsigned char res8[0xc];
34 unsigned int device_id;
35 unsigned char res9[0xc];
36 unsigned int data_buf_size;
37 unsigned char res10[0xc];
38 unsigned int boot_buf_size;
39 unsigned char res11[0xc];
40 unsigned int buf_amount;
41 unsigned char res12[0xc];
42 unsigned int tech;
43 unsigned char res13[0xc];
44 unsigned int fba;
45 unsigned char res14[0xc];
46 unsigned int fpa;
47 unsigned char res15[0xc];
48 unsigned int fsa;
49 unsigned char res16[0x3c];
50 unsigned int sync_mode;
51 unsigned char res17[0xc];
52 unsigned int trans_spare;
53 unsigned char res18[0x3c];
54 unsigned int err_page_addr;
55 unsigned char res19[0x1c];
56 unsigned int int_pin_en;
57 unsigned char res20[0x1c];
58 unsigned int acc_clock;
59 unsigned char res21[0x1c];
60 unsigned int err_blk_addr;
61 unsigned char res22[0xc];
62 unsigned int flash_ver_id;
63 unsigned char res23[0x6c];
64 unsigned int watchdog_cnt_low;
65 unsigned char res24[0xc];
66 unsigned int watchdog_cnt_hi;
67 unsigned char res25[0xc];
68 unsigned int sync_write;
69 unsigned char res26[0x1c];
70 unsigned int cold_reset;
71 unsigned char res27[0xc];
72 unsigned int ddp_device;
73 unsigned char res28[0xc];
74 unsigned int multi_plane;
75 unsigned char res29[0x1c];
76 unsigned int trans_mode;
77 unsigned char res30[0x1c];
78 unsigned int ecc_err_stat2;
79 unsigned char res31[0xc];
80 unsigned int ecc_err_stat3;
81 unsigned char res32[0xc];
82 unsigned int ecc_err_stat4;
83 unsigned char res33[0x1c];
84 unsigned int dev_page_size;
85 unsigned char res34[0x4c];
86 unsigned int int_mon_status;
87};
88#endif
89
90#define ONENAND_MEM_RESET_HOT 0x3
91#define ONENAND_MEM_RESET_COLD 0x2
92#define ONENAND_MEM_RESET_WARM 0x1
93
94#define INT_ERR_ALL 0x3fff
95#define CACHE_OP_ERR (1 << 13)
96#define RST_CMP (1 << 12)
97#define RDY_ACT (1 << 11)
98#define INT_ACT (1 << 10)
99#define UNSUP_CMD (1 << 9)
100#define LOCKED_BLK (1 << 8)
101#define BLK_RW_CMP (1 << 7)
102#define ERS_CMP (1 << 6)
103#define PGM_CMP (1 << 5)
104#define LOAD_CMP (1 << 4)
105#define ERS_FAIL (1 << 3)
106#define PGM_FAIL (1 << 2)
107#define INT_TO (1 << 1)
108#define LD_FAIL_ECC_ERR (1 << 0)
109
110#define TSRF (1 << 0)
111
112
113extern void s3c_onenand_init(struct mtd_info *);
114extern int s5pc110_chip_probe(struct mtd_info *);
115extern int s5pc210_chip_probe(struct mtd_info *);
116
117#endif
118