1/* 2 * Copyright (C) 2012 Freescale Semiconductor, Inc. 3 * 4 * Configuration settings for the Freescale i.MX6Q SabreSD board. 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9#ifndef __MX6QSABRESD_CONFIG_H 10#define __MX6QSABRESD_CONFIG_H 11 12#ifdef CONFIG_SPL 13#define CONFIG_SPL_LIBCOMMON_SUPPORT 14#define CONFIG_SPL_MMC_SUPPORT 15#include "imx6_spl.h" 16#endif 17 18#define CONFIG_MACH_TYPE 3980 19#define CONFIG_MXC_UART_BASE UART1_BASE 20#define CONFIG_CONSOLE_DEV "ttymxc0" 21#define CONFIG_MMCROOT "/dev/mmcblk1p2" 22 23#define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */ 24 25#include "mx6sabre_common.h" 26 27#define CONFIG_SYS_FSL_USDHC_NUM 3 28#if defined(CONFIG_ENV_IS_IN_MMC) 29#define CONFIG_SYS_MMC_ENV_DEV 1 /* SDHC3 */ 30#endif 31 32#define CONFIG_CMD_PCI 33#ifdef CONFIG_CMD_PCI 34#define CONFIG_PCI 35#define CONFIG_PCI_PNP 36#define CONFIG_PCI_SCAN_SHOW 37#define CONFIG_PCIE_IMX 38#define CONFIG_PCIE_IMX_PERST_GPIO IMX_GPIO_NR(7, 12) 39#define CONFIG_PCIE_IMX_POWER_GPIO IMX_GPIO_NR(3, 19) 40#endif 41 42/* I2C Configs */ 43#define CONFIG_SYS_I2C 44#define CONFIG_SYS_I2C_MXC 45#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ 46#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ 47#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ 48#define CONFIG_SYS_I2C_SPEED 100000 49 50/* PMIC */ 51#define CONFIG_POWER 52#define CONFIG_POWER_I2C 53#define CONFIG_POWER_PFUZE100 54#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08 55 56/* USB Configs */ 57#ifdef CONFIG_CMD_USB 58#define CONFIG_USB_EHCI 59#define CONFIG_USB_EHCI_MX6 60#define CONFIG_EHCI_HCD_INIT_AFTER_RESET 61#define CONFIG_USB_HOST_ETHER 62#define CONFIG_USB_ETHER_ASIX 63#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) 64#define CONFIG_MXC_USB_FLAGS 0 65#define CONFIG_USB_MAX_CONTROLLER_COUNT 1 /* Enabled USB controller number */ 66#endif 67 68#endif /* __MX6QSABRESD_CONFIG_H */ 69