1
2
3
4
5
6
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11
12
13
14
15
16#define CONFIG_MPC8247
17
18#if defined(CONFIG_MGCOGE)
19#define CONFIG_HOSTNAME mgcoge
20#define CONFIG_KM_BOARD_EXTRA_ENV ""
21
22
23#elif defined(CONFIG_MGCOGE3NE)
24#define CONFIG_HOSTNAME mgcoge3ne
25#define CONFIG_KM_82XX
26#define CONFIG_KM_BOARD_EXTRA_ENV "bobcatreset=true\0"
27
28#else
29#error ("Board unsupported")
30#endif
31
32#define CONFIG_DISPLAY_BOARDINFO
33
34#define CONFIG_SYS_TEXT_BASE 0xFE000000
35
36#define CONFIG_MISC_INIT_R
37
38
39#include "km/keymile-common.h"
40#include "km/km-powerpc.h"
41
42#define CONFIG_SYS_SDRAM_BASE 0x00000000
43#define CONFIG_SYS_FLASH_BASE 0xFE000000
44#define CONFIG_SYS_FLASH_SIZE 32
45#define CONFIG_SYS_FLASH_CFI
46#define CONFIG_FLASH_CFI_DRIVER
47
48
49#if defined(CONFIG_MGCOGE)
50#define CONFIG_SYS_MAX_FLASH_BANKS 3
51
52#define CONFIG_SYS_MAX_FLASH_SECT 512
53
54#define CONFIG_SYS_FLASH_BASE_1 0x50000000
55#define CONFIG_SYS_FLASH_SIZE_1 32
56#define CONFIG_SYS_FLASH_BASE_2 0x52000000
57#define CONFIG_SYS_FLASH_SIZE_2 32
58
59#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
60 CONFIG_SYS_FLASH_BASE_1, \
61 CONFIG_SYS_FLASH_BASE_2 }
62#define MTDIDS_DEFAULT "nor3=app"
63
64
65
66
67#define SDRAM_MAX_SIZE 0x08000000
68#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (256 << 20)
69
70
71
72
73#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & \
74 ORxS_SDAM_MSK) |\
75 ORxS_BPD_8 |\
76 ORxS_ROWST_PBI0_A7 |\
77 ORxS_NUMR_13)
78
79#define CONFIG_SYS_PSDMR ( \
80 PSDMR_SDAM_A14_IS_A5 |\
81 PSDMR_BSMA_A14_A16 |\
82 PSDMR_SDA10_PBI0_A9 |\
83 PSDMR_RFRC_5_CLK |\
84 PSDMR_PRETOACT_2W |\
85 PSDMR_ACTTORW_2W |\
86 PSDMR_LDOTOPRE_1C |\
87 PSDMR_WRC_1C |\
88 PSDMR_CL_2)
89
90
91#elif defined(CONFIG_MGCOGE3NE)
92#define CONFIG_SYS_MAX_FLASH_BANKS 2
93#define CONFIG_SYS_MAX_FLASH_SECT 1024
94
95
96
97
98#define CONFIG_SYS_FLASH_BASE_1 0x50000000
99#define CONFIG_SYS_FLASH_SIZE_1 128
100
101#define CONFIG_SYS_FLASH_SIZE_2 0
102
103#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
104 CONFIG_SYS_FLASH_BASE_1 }
105
106#define MTDIDS_DEFAULT "nor2=app"
107
108
109
110
111
112
113#define SDRAM_MAX_SIZE 0x10000000
114#define CONFIG_SYS_GLOBAL_SDRAM_LIMIT (512 << 20)
115
116#define CONFIG_SYS_OR1 ((~(CONFIG_SYS_GLOBAL_SDRAM_LIMIT-1) & \
117 ORxS_SDAM_MSK) |\
118 ORxS_BPD_4 |\
119 ORxS_NUMR_13 |\
120 ORxS_IBID)
121
122#define CONFIG_SYS_PSDMR ( \
123 PSDMR_PBI |\
124 PSDMR_RFEN |\
125 PSDMR_BSMA_A13_A15 |\
126 PSDMR_RFRC_5_CLK |\
127 PSDMR_PRETOACT_2W |\
128 PSDMR_ACTTORW_2W |\
129 PSDMR_LDOTOPRE_1C |\
130 PSDMR_WRC_1C |\
131 PSDMR_CL_2)
132
133#define CONFIG_SYS_SDRAM_LIST { \
134 { .size = 256 << 20, \
135 .or1 = ORxS_ROWST_PBI1_A4, \
136 .psdmr = PSDMR_SDAM_A17_IS_A5 | PSDMR_SDA10_PBI1_A6, \
137 }, \
138 { .size = 128 << 20, \
139 .or1 = ORxS_ROWST_PBI1_A5, \
140 .psdmr = PSDMR_SDAM_A16_IS_A5 | PSDMR_SDA10_PBI1_A7, \
141 }, \
142}
143#endif
144
145
146
147
148
149
150
151
152
153#define CONFIG_CONS_ON_SMC
154#undef CONFIG_CONS_ON_SCC
155#undef CONFIG_CONS_NONE
156#define CONFIG_CONS_INDEX 2
157#define CONFIG_SYS_SMC_RXBUFLEN 128
158#define CONFIG_SYS_MAXIDLE 10
159
160
161
162
163
164
165
166
167
168
169
170
171#define CONFIG_ETHER_ON_SCC
172#undef CONFIG_ETHER_ON_FCC
173#undef CONFIG_ETHER_NONE
174
175#define CONFIG_ETHER_INDEX 4
176#define CONFIG_HAS_ETH0
177#define CONFIG_SYS_SCC_TOUT_LOOP 10000000
178
179#define CONFIG_SYS_CMXSCR_VALUE (CMXSCR_RS4CS_CLK7 | CMXSCR_TS4CS_CLK8)
180
181#ifndef CONFIG_8260_CLKIN
182#define CONFIG_8260_CLKIN 66000000
183#endif
184
185#define BOOTFLASH_START 0xFE000000
186
187#define CONFIG_KM_CONSOLE_TTY "ttyCPM0"
188
189#define MTDPARTS_DEFAULT "mtdparts=" \
190 "app:" \
191 "768k(u-boot)," \
192 "128k(env)," \
193 "128k(envred)," \
194 "3072k(free)," \
195 "-(" CONFIG_KM_UBI_PARTITION_NAME_BOOT ")"
196
197
198
199
200#define CONFIG_EXTRA_ENV_SETTINGS \
201 CONFIG_KM_BOARD_EXTRA_ENV \
202 CONFIG_KM_DEF_ENV \
203 "unlock=yes\0" \
204 "newenv=" \
205 "prot off 0xFE0C0000 +0x40000 && " \
206 "era 0xFE0C0000 +0x40000\0" \
207 "arch=ppc_82xx\0" \
208 ""
209
210#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
211
212#define CONFIG_SYS_MONITOR_LEN (768 << 10)
213
214#define CONFIG_ENV_IS_IN_FLASH
215
216#ifdef CONFIG_ENV_IS_IN_FLASH
217#define CONFIG_ENV_SECT_SIZE 0x20000
218#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
219 CONFIG_SYS_MONITOR_LEN)
220#define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN
221
222
223#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + \
224 CONFIG_ENV_SECT_SIZE)
225#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
226#endif
227
228
229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_SOFT
231#define CONFIG_SYS_I2C_INIT_BOARD
232#define CONFIG_SYS_NUM_I2C_BUSES 3
233#define CONFIG_SYS_I2C_MAX_HOPS 1
234#define CONFIG_SYS_I2C_SOFT_SPEED 50000
235#define CONFIG_SYS_I2C_SPEED CONFIG_SYS_I2C_SOFT_SPEED
236#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
237#define CONFIG_SYS_I2C_BUSES {{0, {I2C_NULL_HOP} }, \
238 {0, {{I2C_MUX_PCA9542, 0x70, 0} } }, \
239 {0, {{I2C_MUX_PCA9542, 0x70, 1} } } }
240
241#define CONFIG_KM_IVM_BUS 1
242#define CONFIG_KM_I2C_ABORT
243
244
245
246
247
248#define I2C_PORT 3
249#define I2C_ACTIVE (iop->pdir |= 0x00010000)
250#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
251#define I2C_READ ((iop->pdat & 0x00010000) != 0)
252#define I2C_SDA(bit) do { \
253 if (bit) \
254 iop->pdat |= 0x00010000; \
255 else \
256 iop->pdat &= ~0x00010000; \
257 } while (0)
258#define I2C_SCL(bit) do { \
259 if (bit) \
260 iop->pdat |= 0x00020000; \
261 else \
262 iop->pdat &= ~0x00020000; \
263 } while (0)
264#define I2C_DELAY udelay(5)
265
266#ifndef __ASSEMBLY__
267void set_sda(int state);
268void set_scl(int state);
269int get_sda(void);
270int get_scl(void);
271#endif
272
273
274#define CONFIG_DTT_LM75
275#define CONFIG_DTT_SENSORS {0}
276#define CONFIG_SYS_DTT_MAX_TEMP 70
277#define CONFIG_SYS_DTT_HYSTERESIS 3
278#define CONFIG_SYS_DTT_BUS_NUM 2
279
280#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
281
282#define CONFIG_SYS_IMMR 0xF0000000
283
284#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
285#define CONFIG_SYS_INIT_RAM_SIZE 0x2000
286#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
287 GENERATED_GBL_DATA_SIZE)
288#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
289
290
291#define CONFIG_SYS_HRCW_MASTER 0x0604b211
292
293
294#define CONFIG_SYS_HRCW_SLAVE1 0
295#define CONFIG_SYS_HRCW_SLAVE2 0
296#define CONFIG_SYS_HRCW_SLAVE3 0
297#define CONFIG_SYS_HRCW_SLAVE4 0
298#define CONFIG_SYS_HRCW_SLAVE5 0
299#define CONFIG_SYS_HRCW_SLAVE6 0
300#define CONFIG_SYS_HRCW_SLAVE7 0
301
302
303#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
304
305#define CONFIG_SYS_CACHELINE_SIZE 32
306#if defined(CONFIG_CMD_KGDB)
307# define CONFIG_SYS_CACHELINE_SHIFT 5
308#endif
309
310#define CONFIG_SYS_HID0_INIT 0
311#define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE)
312
313#define CONFIG_SYS_HID2 0
314
315#define CONFIG_SYS_SIUMCR 0x4020c200
316#define CONFIG_SYS_SYPCR 0xFFFFFF83
317#define CONFIG_SYS_BCR 0x10000000
318#define CONFIG_SYS_SCCR (SCCR_PCI_MODE | SCCR_PCI_MODCK)
319
320
321
322
323
324
325
326#define CONFIG_SYS_RMR 0
327
328
329
330
331
332
333
334
335#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
336
337
338
339
340
341
342
343
344#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
345
346
347
348
349
350
351#define CONFIG_SYS_RCCR 0
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
367 BRx_PS_8 |\
368 BRx_MS_GPCM_P |\
369 BRx_V)
370
371#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
372 ORxG_CSNT |\
373 ORxG_ACS_DIV2 |\
374 ORxG_SCY_5_CLK |\
375 ORxG_TRLX)
376
377#define CONFIG_SYS_MPTPR 0x1800
378
379
380
381
382
383
384#define CONFIG_SYS_MRS_OFFS 0x00000110
385#define CONFIG_SYS_PSRT 0x0e
386
387#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
388 BRx_PS_64 |\
389 BRx_MS_SDRAM_P |\
390 BRx_V)
391
392#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR1
393
394
395
396
397#define CONFIG_SYS_KMBEC_FPGA_BASE 0x30000000
398#define CONFIG_SYS_KMBEC_FPGA_SIZE 128
399
400#define CONFIG_SYS_BR3_PRELIM ((CONFIG_SYS_KMBEC_FPGA_BASE & BRx_BA_MSK) |\
401 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
402
403#define CONFIG_SYS_OR3_PRELIM (MEG_TO_AM(CONFIG_SYS_KMBEC_FPGA_SIZE) |\
404 ORxG_CSNT | ORxG_ACS_DIV2 |\
405 ORxG_SCY_3_CLK | ORxG_TRLX)
406
407
408
409
410#define CONFIG_SYS_FPGA_BASE 0x40000000
411#define CONFIG_SYS_FPGA_SIZE 1
412
413#define CONFIG_SYS_BR4_PRELIM ((CONFIG_SYS_FPGA_BASE & BRx_BA_MSK) |\
414 BRx_PS_8 | BRx_MS_GPCM_P | BRx_V)
415
416#define CONFIG_SYS_OR4_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FPGA_SIZE << 10) |\
417 ORxG_CSNT | ORxG_ACS_DIV2 |\
418 ORxG_SCY_3_CLK | ORxG_TRLX)
419
420
421
422
423#define CONFIG_SYS_BR5_PRELIM ((CONFIG_SYS_FLASH_BASE_1 & BRx_BA_MSK) |\
424 BRx_PS_16 | BRx_MS_GPCM_P | BRx_V)
425
426#define CONFIG_SYS_OR5_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE_1 + \
427 CONFIG_SYS_FLASH_SIZE_2) |\
428 ORxG_CSNT | ORxG_ACS_DIV2 |\
429 ORxG_SCY_5_CLK | ORxG_TRLX)
430
431#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC
432
433#define OF_TBCLK (bd->bi_busfreq / 4)
434#define OF_STDOUT_PATH "/soc/cpm/serial@11a90"
435
436#endif
437