1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19#ifndef _E1000_HW_H_
20#define _E1000_HW_H_
21
22#include <linux/list.h>
23#include <malloc.h>
24#include <net.h>
25
26#ifndef CONFIG_DM_ETH
27#include <netdev.h>
28#endif
29#include <asm/io.h>
30#include <pci.h>
31
32#ifdef CONFIG_E1000_SPI
33#include <spi.h>
34#endif
35
36#define E1000_ERR(NIC, fmt, args...) \
37 printf("e1000: %s: ERROR: " fmt, (NIC)->name ,##args)
38
39#ifdef E1000_DEBUG
40#define E1000_DBG(NIC, fmt, args...) \
41 printf("e1000: %s: DEBUG: " fmt, (NIC)->name ,##args)
42#define DEBUGOUT(fmt, args...) printf(fmt ,##args)
43#define DEBUGFUNC() printf("%s\n", __func__);
44#else
45#define E1000_DBG(HW, args...) do { } while (0)
46#define DEBUGFUNC() do { } while (0)
47#define DEBUGOUT(fmt, args...) do { } while (0)
48#endif
49
50
51#define E1000_WRITE_REG(a, reg, value) \
52 writel((value), ((a)->hw_addr + E1000_##reg))
53#define E1000_READ_REG(a, reg) \
54 readl((a)->hw_addr + E1000_##reg)
55#define E1000_WRITE_REG_ARRAY(a, reg, offset, value) \
56 writel((value), ((a)->hw_addr + E1000_##reg + ((offset) << 2)))
57#define E1000_READ_REG_ARRAY(a, reg, offset) \
58 readl((a)->hw_addr + E1000_##reg + ((offset) << 2))
59#define E1000_WRITE_FLUSH(a) \
60 do { E1000_READ_REG(a, STATUS); } while (0)
61
62
63struct e1000_hw;
64struct e1000_hw_stats;
65
66
67struct e1000_hw *e1000_find_card(unsigned int cardnum);
68
69#ifndef CONFIG_E1000_NO_NVM
70int32_t e1000_acquire_eeprom(struct e1000_hw *hw);
71void e1000_standby_eeprom(struct e1000_hw *hw);
72void e1000_release_eeprom(struct e1000_hw *hw);
73void e1000_raise_ee_clk(struct e1000_hw *hw, uint32_t *eecd);
74void e1000_lower_ee_clk(struct e1000_hw *hw, uint32_t *eecd);
75#endif
76
77#ifdef CONFIG_E1000_SPI
78int do_e1000_spi(cmd_tbl_t *cmdtp, struct e1000_hw *hw,
79 int argc, char * const argv[]);
80#endif
81
82
83
84typedef enum {
85 e1000_undefined = 0,
86 e1000_82542_rev2_0,
87 e1000_82542_rev2_1,
88 e1000_82543,
89 e1000_82544,
90 e1000_82540,
91 e1000_82545,
92 e1000_82545_rev_3,
93 e1000_82546,
94 e1000_82546_rev_3,
95 e1000_82541,
96 e1000_82541_rev_2,
97 e1000_82547,
98 e1000_82547_rev_2,
99 e1000_82571,
100 e1000_82572,
101 e1000_82573,
102 e1000_82574,
103 e1000_80003es2lan,
104 e1000_ich8lan,
105 e1000_igb,
106 e1000_num_macs
107} e1000_mac_type;
108
109
110typedef enum {
111 e1000_media_type_copper = 0,
112 e1000_media_type_fiber = 1,
113 e1000_media_type_internal_serdes = 2,
114 e1000_num_media_types
115} e1000_media_type;
116
117typedef enum {
118 e1000_eeprom_uninitialized = 0,
119 e1000_eeprom_spi,
120 e1000_eeprom_microwire,
121 e1000_eeprom_flash,
122 e1000_eeprom_ich8,
123 e1000_eeprom_none,
124 e1000_eeprom_invm,
125 e1000_num_eeprom_types
126} e1000_eeprom_type;
127
128typedef enum {
129 e1000_10_half = 0,
130 e1000_10_full = 1,
131 e1000_100_half = 2,
132 e1000_100_full = 3
133} e1000_speed_duplex_type;
134
135
136typedef enum {
137 e1000_fc_none = 0,
138 e1000_fc_rx_pause = 1,
139 e1000_fc_tx_pause = 2,
140 e1000_fc_full = 3,
141 e1000_fc_default = 0xFF
142} e1000_fc_type;
143
144
145typedef enum {
146 e1000_bus_type_unknown = 0,
147 e1000_bus_type_pci,
148 e1000_bus_type_pcix,
149 e1000_bus_type_pci_express,
150 e1000_bus_type_reserved
151} e1000_bus_type;
152
153
154typedef enum {
155 e1000_bus_speed_unknown = 0,
156 e1000_bus_speed_33,
157 e1000_bus_speed_66,
158 e1000_bus_speed_100,
159 e1000_bus_speed_133,
160 e1000_bus_speed_reserved
161} e1000_bus_speed;
162
163
164typedef enum {
165 e1000_bus_width_unknown = 0,
166 e1000_bus_width_32,
167 e1000_bus_width_64
168} e1000_bus_width;
169
170
171typedef enum {
172 e1000_cable_length_50 = 0,
173 e1000_cable_length_50_80,
174 e1000_cable_length_80_110,
175 e1000_cable_length_110_140,
176 e1000_cable_length_140,
177 e1000_cable_length_undefined = 0xFF
178} e1000_cable_length;
179
180typedef enum {
181 e1000_10bt_ext_dist_enable_normal = 0,
182 e1000_10bt_ext_dist_enable_lower,
183 e1000_10bt_ext_dist_enable_undefined = 0xFF
184} e1000_10bt_ext_dist_enable;
185
186typedef enum {
187 e1000_rev_polarity_normal = 0,
188 e1000_rev_polarity_reversed,
189 e1000_rev_polarity_undefined = 0xFF
190} e1000_rev_polarity;
191
192typedef enum {
193 e1000_polarity_reversal_enabled = 0,
194 e1000_polarity_reversal_disabled,
195 e1000_polarity_reversal_undefined = 0xFF
196} e1000_polarity_reversal;
197
198typedef enum {
199 e1000_auto_x_mode_manual_mdi = 0,
200 e1000_auto_x_mode_manual_mdix,
201 e1000_auto_x_mode_auto1,
202 e1000_auto_x_mode_auto2,
203 e1000_auto_x_mode_undefined = 0xFF
204} e1000_auto_x_mode;
205
206typedef enum {
207 e1000_1000t_rx_status_not_ok = 0,
208 e1000_1000t_rx_status_ok,
209 e1000_1000t_rx_status_undefined = 0xFF
210} e1000_1000t_rx_status;
211
212typedef enum {
213 e1000_phy_m88 = 0,
214 e1000_phy_igp,
215 e1000_phy_igp_2,
216 e1000_phy_gg82563,
217 e1000_phy_igp_3,
218 e1000_phy_ife,
219 e1000_phy_igb,
220 e1000_phy_bm,
221 e1000_phy_undefined = 0xFF
222} e1000_phy_type;
223
224struct e1000_phy_info {
225 e1000_cable_length cable_length;
226 e1000_10bt_ext_dist_enable extended_10bt_distance;
227 e1000_rev_polarity cable_polarity;
228 e1000_polarity_reversal polarity_correction;
229 e1000_auto_x_mode mdix_mode;
230 e1000_1000t_rx_status local_rx;
231 e1000_1000t_rx_status remote_rx;
232};
233
234struct e1000_phy_stats {
235 uint32_t idle_errors;
236 uint32_t receive_errors;
237};
238
239
240#define E1000_SUCCESS 0
241#define E1000_ERR_EEPROM 1
242#define E1000_ERR_PHY 2
243#define E1000_ERR_CONFIG 3
244#define E1000_ERR_PARAM 4
245#define E1000_ERR_MAC_TYPE 5
246#define E1000_ERR_PHY_TYPE 6
247#define E1000_ERR_NOLINK 7
248#define E1000_ERR_TIMEOUT 8
249#define E1000_ERR_RESET 9
250#define E1000_ERR_MASTER_REQUESTS_PENDING 10
251#define E1000_ERR_HOST_INTERFACE_COMMAND 11
252#define E1000_BLK_PHY_RESET 12
253#define E1000_ERR_SWFW_SYNC 13
254
255
256#define E1000_DEV_ID_82542 0x1000
257#define E1000_DEV_ID_82543GC_FIBER 0x1001
258#define E1000_DEV_ID_82543GC_COPPER 0x1004
259#define E1000_DEV_ID_82544EI_COPPER 0x1008
260#define E1000_DEV_ID_82544EI_FIBER 0x1009
261#define E1000_DEV_ID_82544GC_COPPER 0x100C
262#define E1000_DEV_ID_82544GC_LOM 0x100D
263#define E1000_DEV_ID_82540EM 0x100E
264#define E1000_DEV_ID_82540EM_LOM 0x1015
265#define E1000_DEV_ID_82540EP_LOM 0x1016
266#define E1000_DEV_ID_82540EP 0x1017
267#define E1000_DEV_ID_82540EP_LP 0x101E
268#define E1000_DEV_ID_82545EM_COPPER 0x100F
269#define E1000_DEV_ID_82545EM_FIBER 0x1011
270#define E1000_DEV_ID_82545GM_COPPER 0x1026
271#define E1000_DEV_ID_82545GM_FIBER 0x1027
272#define E1000_DEV_ID_82545GM_SERDES 0x1028
273#define E1000_DEV_ID_82546EB_COPPER 0x1010
274#define E1000_DEV_ID_82546EB_FIBER 0x1012
275#define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D
276#define E1000_DEV_ID_82541EI 0x1013
277#define E1000_DEV_ID_82541EI_MOBILE 0x1018
278#define E1000_DEV_ID_82541ER_LOM 0x1014
279#define E1000_DEV_ID_82541ER 0x1078
280#define E1000_DEV_ID_82547GI 0x1075
281#define E1000_DEV_ID_82541GI 0x1076
282#define E1000_DEV_ID_82541GI_MOBILE 0x1077
283#define E1000_DEV_ID_82541GI_LF 0x107C
284#define E1000_DEV_ID_82546GB_COPPER 0x1079
285#define E1000_DEV_ID_82546GB_FIBER 0x107A
286#define E1000_DEV_ID_82546GB_SERDES 0x107B
287#define E1000_DEV_ID_82546GB_PCIE 0x108A
288#define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099
289#define E1000_DEV_ID_82547EI 0x1019
290#define E1000_DEV_ID_82547EI_MOBILE 0x101A
291#define E1000_DEV_ID_82571EB_COPPER 0x105E
292#define E1000_DEV_ID_82571EB_FIBER 0x105F
293#define E1000_DEV_ID_82571EB_SERDES 0x1060
294#define E1000_DEV_ID_82571EB_QUAD_COPPER 0x10A4
295#define E1000_DEV_ID_82571PT_QUAD_COPPER 0x10D5
296#define E1000_DEV_ID_82571EB_QUAD_FIBER 0x10A5
297#define E1000_DEV_ID_82571EB_QUAD_COPPER_LOWPROFILE 0x10BC
298#define E1000_DEV_ID_82571EB_SERDES_DUAL 0x10D9
299#define E1000_DEV_ID_82571EB_SERDES_QUAD 0x10DA
300#define E1000_DEV_ID_82572EI_COPPER 0x107D
301#define E1000_DEV_ID_82572EI_FIBER 0x107E
302#define E1000_DEV_ID_82572EI_SERDES 0x107F
303#define E1000_DEV_ID_82572EI 0x10B9
304#define E1000_DEV_ID_82573E 0x108B
305#define E1000_DEV_ID_82573E_IAMT 0x108C
306#define E1000_DEV_ID_82573L 0x109A
307#define E1000_DEV_ID_82574L 0x10D3
308#define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5
309#define E1000_DEV_ID_80003ES2LAN_COPPER_DPT 0x1096
310#define E1000_DEV_ID_80003ES2LAN_SERDES_DPT 0x1098
311#define E1000_DEV_ID_80003ES2LAN_COPPER_SPT 0x10BA
312#define E1000_DEV_ID_80003ES2LAN_SERDES_SPT 0x10BB
313
314#define E1000_DEV_ID_ICH8_IGP_M_AMT 0x1049
315#define E1000_DEV_ID_ICH8_IGP_AMT 0x104A
316#define E1000_DEV_ID_ICH8_IGP_C 0x104B
317#define E1000_DEV_ID_ICH8_IFE 0x104C
318#define E1000_DEV_ID_ICH8_IFE_GT 0x10C4
319#define E1000_DEV_ID_ICH8_IFE_G 0x10C5
320#define E1000_DEV_ID_ICH8_IGP_M 0x104D
321
322#define IGP03E1000_E_PHY_ID 0x02A80390
323#define IFE_E_PHY_ID 0x02A80330
324#define IFE_PLUS_E_PHY_ID 0x02A80320
325#define IFE_C_E_PHY_ID 0x02A80310
326
327#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10
328
329#define IFE_PHY_SPECIAL_CONTROL 0x11
330
331#define IFE_PHY_RCV_FALSE_CARRIER 0x13
332
333#define IFE_PHY_RCV_DISCONNECT 0x14
334
335#define IFE_PHY_RCV_ERROT_FRAME 0x15
336
337#define IFE_PHY_RCV_SYMBOL_ERR 0x16
338
339#define IFE_PHY_PREM_EOF_ERR 0x17
340
341
342#define IFE_PHY_RCV_EOF_ERR 0x18
343
344#define IFE_PHY_TX_JABBER_DETECT 0x19
345
346#define IFE_PHY_EQUALIZER 0x1A
347
348#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B
349
350#define IFE_PHY_MDIX_CONTROL 0x1C
351#define IFE_PHY_HWI_CONTROL 0x1D
352
353
354#define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000
355
356#define IFE_PESC_100BTX_POWER_DOWN 0x0400
357
358#define IFE_PESC_10BTX_POWER_DOWN 0x0200
359
360#define IFE_PESC_POLARITY_REVERSED 0x0100
361
362#define IFE_PESC_PHY_ADDR_MASK 0x007C
363
364#define IFE_PESC_SPEED 0x0002
365
366#define IFE_PESC_DUPLEX 0x0001
367
368#define IFE_PESC_POLARITY_REVERSED_SHIFT 8
369
370#define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100
371
372#define IFE_PSC_FORCE_POLARITY 0x0020
373
374#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010
375
376#define IFE_PSC_JABBER_FUNC_DISABLE 0x0001
377
378#define IFE_PSC_FORCE_POLARITY_SHIFT 5
379#define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4
380
381#define IFE_PMC_AUTO_MDIX 0x0080
382
383#define IFE_PMC_FORCE_MDIX 0x0040
384
385#define IFE_PMC_MDIX_STATUS 0x0020
386#define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010
387
388#define IFE_PMC_MDIX_MODE_SHIFT 6
389#define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000
390
391#define IFE_PHC_HWI_ENABLE 0x8000
392
393#define IFE_PHC_ABILITY_CHECK 0x4000
394
395#define IFE_PHC_TEST_EXEC 0x2000
396
397#define IFE_PHC_HIGHZ 0x0200
398#define IFE_PHC_LOWZ 0x0400
399#define IFE_PHC_LOW_HIGH_Z_MASK 0x0600
400
401#define IFE_PHC_DISTANCE_MASK 0x01FF
402
403#define IFE_PHC_RESET_ALL_MASK 0x0000
404#define IFE_PSCL_PROBE_MODE 0x0020
405#define IFE_PSCL_PROBE_LEDS_OFF 0x0006
406
407#define IFE_PSCL_PROBE_LEDS_ON 0x0007
408
409
410#define NUM_DEV_IDS 16
411
412#define NODE_ADDRESS_SIZE 6
413#define ETH_LENGTH_OF_ADDRESS 6
414
415
416#define MAC_DECODE_SIZE (128 * 1024)
417
418#define E1000_82542_2_0_REV_ID 2
419#define E1000_82542_2_1_REV_ID 3
420#define E1000_REVISION_0 0
421#define E1000_REVISION_1 1
422#define E1000_REVISION_2 2
423#define E1000_REVISION_3 3
424
425#define SPEED_10 10
426#define SPEED_100 100
427#define SPEED_1000 1000
428#define HALF_DUPLEX 1
429#define FULL_DUPLEX 2
430
431
432#define ENET_HEADER_SIZE 14
433#define MAXIMUM_ETHERNET_FRAME_SIZE 1518
434#define MINIMUM_ETHERNET_FRAME_SIZE 64
435#define MAXIMUM_ETHERNET_PACKET_SIZE \
436 (MAXIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN)
437#define MINIMUM_ETHERNET_PACKET_SIZE \
438 (MINIMUM_ETHERNET_FRAME_SIZE - ETH_FCS_LEN)
439#define CRC_LENGTH ETH_FCS_LEN
440#define MAX_JUMBO_FRAME_SIZE 0x3F00
441
442
443#define VLAN_TAG_SIZE 4
444
445
446#define ETHERNET_IEEE_VLAN_TYPE 0x8100
447#define ETHERNET_IP_TYPE 0x0800
448#define ETHERNET_ARP_TYPE 0x0806
449
450
451#define IP_PROTOCOL_TCP 6
452#define IP_PROTOCOL_UDP 0x11
453
454
455
456
457
458
459#define POLL_IMS_ENABLE_MASK ( \
460 E1000_IMS_RXDMT0 | \
461 E1000_IMS_RXSEQ)
462
463
464
465
466
467
468
469
470
471#define IMS_ENABLE_MASK ( \
472 E1000_IMS_RXT0 | \
473 E1000_IMS_TXDW | \
474 E1000_IMS_RXDMT0 | \
475 E1000_IMS_RXSEQ | \
476 E1000_IMS_LSC)
477
478
479
480
481
482
483#define E1000_RAR_ENTRIES 16
484
485#define MIN_NUMBER_OF_DESCRIPTORS 8
486#define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8
487
488
489struct e1000_rx_desc {
490 uint64_t buffer_addr;
491 uint16_t length;
492 uint16_t csum;
493 uint8_t status;
494 uint8_t errors;
495 uint16_t special;
496};
497
498
499#define E1000_RXD_STAT_DD 0x01
500#define E1000_RXD_STAT_EOP 0x02
501#define E1000_RXD_STAT_IXSM 0x04
502#define E1000_RXD_STAT_VP 0x08
503#define E1000_RXD_STAT_TCPCS 0x20
504#define E1000_RXD_STAT_IPCS 0x40
505#define E1000_RXD_STAT_PIF 0x80
506#define E1000_RXD_ERR_CE 0x01
507#define E1000_RXD_ERR_SE 0x02
508#define E1000_RXD_ERR_SEQ 0x04
509#define E1000_RXD_ERR_CXE 0x10
510#define E1000_RXD_ERR_TCPE 0x20
511#define E1000_RXD_ERR_IPE 0x40
512#define E1000_RXD_ERR_RXE 0x80
513#define E1000_RXD_SPC_VLAN_MASK 0x0FFF
514#define E1000_RXD_SPC_PRI_MASK 0xE000
515#define E1000_RXD_SPC_PRI_SHIFT 0x000D
516#define E1000_RXD_SPC_CFI_MASK 0x1000
517#define E1000_RXD_SPC_CFI_SHIFT 0x000C
518
519
520#define E1000_RXD_ERR_FRAME_ERR_MASK ( \
521 E1000_RXD_ERR_CE | \
522 E1000_RXD_ERR_SE | \
523 E1000_RXD_ERR_SEQ | \
524 E1000_RXD_ERR_CXE | \
525 E1000_RXD_ERR_RXE)
526
527
528struct e1000_tx_desc {
529 uint64_t buffer_addr;
530 union {
531 uint32_t data;
532 struct {
533 uint16_t length;
534 uint8_t cso;
535 uint8_t cmd;
536 } flags;
537 } lower;
538 union {
539 uint32_t data;
540 struct {
541 uint8_t status;
542 uint8_t css;
543 uint16_t special;
544 } fields;
545 } upper;
546};
547
548
549#define E1000_TXD_DTYP_D 0x00100000
550#define E1000_TXD_DTYP_C 0x00000000
551#define E1000_TXD_POPTS_IXSM 0x01
552#define E1000_TXD_POPTS_TXSM 0x02
553#define E1000_TXD_CMD_EOP 0x01000000
554#define E1000_TXD_CMD_IFCS 0x02000000
555#define E1000_TXD_CMD_IC 0x04000000
556#define E1000_TXD_CMD_RS 0x08000000
557#define E1000_TXD_CMD_RPS 0x10000000
558#define E1000_TXD_CMD_DEXT 0x20000000
559#define E1000_TXD_CMD_VLE 0x40000000
560#define E1000_TXD_CMD_IDE 0x80000000
561#define E1000_TXD_STAT_DD 0x00000001
562#define E1000_TXD_STAT_EC 0x00000002
563#define E1000_TXD_STAT_LC 0x00000004
564#define E1000_TXD_STAT_TU 0x00000008
565#define E1000_TXD_CMD_TCP 0x01000000
566#define E1000_TXD_CMD_IP 0x02000000
567#define E1000_TXD_CMD_TSE 0x04000000
568#define E1000_TXD_STAT_TC 0x00000004
569
570
571struct e1000_context_desc {
572 union {
573 uint32_t ip_config;
574 struct {
575 uint8_t ipcss;
576 uint8_t ipcso;
577 uint16_t ipcse;
578 } ip_fields;
579 } lower_setup;
580 union {
581 uint32_t tcp_config;
582 struct {
583 uint8_t tucss;
584 uint8_t tucso;
585 uint16_t tucse;
586 } tcp_fields;
587 } upper_setup;
588 uint32_t cmd_and_length;
589 union {
590 uint32_t data;
591 struct {
592 uint8_t status;
593 uint8_t hdr_len;
594 uint16_t mss;
595 } fields;
596 } tcp_seg_setup;
597};
598
599
600struct e1000_data_desc {
601 uint64_t buffer_addr;
602 union {
603 uint32_t data;
604 struct {
605 uint16_t length;
606 uint8_t typ_len_ext;
607 uint8_t cmd;
608 } flags;
609 } lower;
610 union {
611 uint32_t data;
612 struct {
613 uint8_t status;
614 uint8_t popts;
615 uint16_t special;
616 } fields;
617 } upper;
618};
619
620
621#define E1000_NUM_UNICAST 16
622#define E1000_MC_TBL_SIZE 128
623#define E1000_VLAN_FILTER_TBL_SIZE 128
624
625
626struct e1000_rar {
627 volatile uint32_t low;
628 volatile uint32_t high;
629};
630
631
632#define E1000_NUM_MTA_REGISTERS 128
633
634
635struct e1000_ipv4_at_entry {
636 volatile uint32_t ipv4_addr;
637 volatile uint32_t reserved;
638};
639
640
641#define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4
642#define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX
643#define E1000_IP6AT_SIZE 1
644
645
646struct e1000_ipv6_at_entry {
647 volatile uint8_t ipv6_addr[16];
648};
649
650
651struct e1000_fflt_entry {
652 volatile uint32_t length;
653 volatile uint32_t reserved;
654};
655
656
657struct e1000_ffmt_entry {
658 volatile uint32_t mask;
659 volatile uint32_t reserved;
660};
661
662
663struct e1000_ffvt_entry {
664 volatile uint32_t value;
665 volatile uint32_t reserved;
666};
667
668
669#define E1000_FLEXIBLE_FILTER_COUNT_MAX 4
670
671
672#define E1000_FLEXIBLE_FILTER_SIZE_MAX 128
673
674#define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX
675#define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
676#define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX
677
678
679
680
681
682
683
684
685
686
687
688
689
690#define E1000_CTRL 0x00000
691#define E1000_STATUS 0x00008
692#define E1000_EECD 0x00010
693#define E1000_I210_EECD 0x12010
694#define E1000_EERD 0x00014
695#define E1000_I210_EERD 0x12014
696#define E1000_CTRL_EXT 0x00018
697#define E1000_MDIC 0x00020
698#define E1000_FCAL 0x00028
699#define E1000_FCAH 0x0002C
700#define E1000_FCT 0x00030
701#define E1000_VET 0x00038
702#define E1000_ICR 0x000C0
703#define E1000_ITR 0x000C4
704#define E1000_ICS 0x000C8
705#define E1000_IMS 0x000D0
706#define E1000_IMC 0x000D8
707#define E1000_I210_IAM 0x000E0
708#define E1000_RCTL 0x00100
709#define E1000_FCTTV 0x00170
710#define E1000_TXCW 0x00178
711#define E1000_RXCW 0x00180
712#define E1000_TCTL 0x00400
713#define E1000_TCTL_EXT 0x00404
714#define E1000_TIPG 0x00410
715#define E1000_TBT 0x00448
716#define E1000_AIT 0x00458
717#define E1000_LEDCTL 0x00E00
718#define E1000_EXTCNF_CTRL 0x00F00
719#define E1000_EXTCNF_SIZE 0x00F08
720#define E1000_PHY_CTRL 0x00F10
721#define E1000_I210_PHY_CTRL 0x00E14
722#define FEXTNVM_SW_CONFIG 0x0001
723#define E1000_PBA 0x01000
724#define E1000_PBS 0x01008
725#define E1000_EEMNGCTL 0x01010
726#define E1000_I210_EEMNGCTL 0x12030
727#define E1000_FLASH_UPDATES 1000
728#define E1000_EEARBC 0x01024
729#define E1000_FLASHT 0x01028
730#define E1000_EEWR 0x0102C
731#define E1000_I210_EEWR 0x12018
732#define E1000_FLSWCTL 0x01030
733#define E1000_FLSWDATA 0x01034
734#define E1000_FLSWCNT 0x01038
735#define E1000_FLOP 0x0103C
736#define E1000_ERT 0x02008
737#define E1000_FCRTL 0x02160
738#define E1000_FCRTH 0x02168
739#define E1000_RDBAL 0x02800
740#define E1000_RDBAH 0x02804
741#define E1000_RDLEN 0x02808
742#define E1000_RDH 0x02810
743#define E1000_RDT 0x02818
744#define E1000_RDTR 0x02820
745#define E1000_RXDCTL 0x02828
746#define E1000_RADV 0x0282C
747#define E1000_RSRPD 0x02C00
748#define E1000_TXDMAC 0x03000
749#define E1000_TDFH 0x03410
750#define E1000_TDFT 0x03418
751#define E1000_TDFHS 0x03420
752#define E1000_TDFTS 0x03428
753#define E1000_TDFPC 0x03430
754#define E1000_TDBAL 0x03800
755#define E1000_TDBAH 0x03804
756#define E1000_TDLEN 0x03808
757#define E1000_TDH 0x03810
758#define E1000_TDT 0x03818
759#define E1000_TIDV 0x03820
760#define E1000_TXDCTL 0x03828
761#define E1000_TADV 0x0382C
762#define E1000_TSPMT 0x03830
763#define E1000_TARC0 0x03840
764#define E1000_TDBAL1 0x03900
765#define E1000_TDBAH1 0x03904
766#define E1000_TDLEN1 0x03908
767#define E1000_TDH1 0x03910
768#define E1000_TDT1 0x03918
769#define E1000_TXDCTL1 0x03928
770#define E1000_TARC1 0x03940
771#define E1000_CRCERRS 0x04000
772#define E1000_ALGNERRC 0x04004
773#define E1000_SYMERRS 0x04008
774#define E1000_RXERRC 0x0400C
775#define E1000_MPC 0x04010
776#define E1000_SCC 0x04014
777#define E1000_ECOL 0x04018
778#define E1000_MCC 0x0401C
779#define E1000_LATECOL 0x04020
780#define E1000_COLC 0x04028
781#define E1000_DC 0x04030
782#define E1000_TNCRS 0x04034
783#define E1000_SEC 0x04038
784#define E1000_CEXTERR 0x0403C
785#define E1000_RLEC 0x04040
786#define E1000_XONRXC 0x04048
787#define E1000_XONTXC 0x0404C
788#define E1000_XOFFRXC 0x04050
789#define E1000_XOFFTXC 0x04054
790#define E1000_FCRUC 0x04058
791#define E1000_PRC64 0x0405C
792#define E1000_PRC127 0x04060
793#define E1000_PRC255 0x04064
794#define E1000_PRC511 0x04068
795#define E1000_PRC1023 0x0406C
796#define E1000_PRC1522 0x04070
797#define E1000_GPRC 0x04074
798#define E1000_BPRC 0x04078
799#define E1000_MPRC 0x0407C
800#define E1000_GPTC 0x04080
801#define E1000_GORCL 0x04088
802#define E1000_GORCH 0x0408C
803#define E1000_GOTCL 0x04090
804#define E1000_GOTCH 0x04094
805#define E1000_RNBC 0x040A0
806#define E1000_RUC 0x040A4
807#define E1000_RFC 0x040A8
808#define E1000_ROC 0x040AC
809#define E1000_RJC 0x040B0
810#define E1000_MGTPRC 0x040B4
811#define E1000_MGTPDC 0x040B8
812#define E1000_MGTPTC 0x040BC
813#define E1000_TORL 0x040C0
814#define E1000_TORH 0x040C4
815#define E1000_TOTL 0x040C8
816#define E1000_TOTH 0x040CC
817#define E1000_TPR 0x040D0
818#define E1000_TPT 0x040D4
819#define E1000_PTC64 0x040D8
820#define E1000_PTC127 0x040DC
821#define E1000_PTC255 0x040E0
822#define E1000_PTC511 0x040E4
823#define E1000_PTC1023 0x040E8
824#define E1000_PTC1522 0x040EC
825#define E1000_MPTC 0x040F0
826#define E1000_BPTC 0x040F4
827#define E1000_TSCTC 0x040F8
828#define E1000_TSCTFC 0x040FC
829#define E1000_RXCSUM 0x05000
830#define E1000_MTA 0x05200
831#define E1000_RA 0x05400
832#define E1000_VFTA 0x05600
833#define E1000_WUC 0x05800
834#define E1000_WUFC 0x05808
835#define E1000_WUS 0x05810
836#define E1000_MANC 0x05820
837#define E1000_IPAV 0x05838
838#define E1000_IP4AT 0x05840
839#define E1000_IP6AT 0x05880
840#define E1000_WUPL 0x05900
841#define E1000_WUPM 0x05A00
842#define E1000_FFLT 0x05F00
843#define E1000_FFMT 0x09000
844#define E1000_FFVT 0x09800
845
846
847
848
849
850
851
852#define E1000_82542_CTRL E1000_CTRL
853#define E1000_82542_STATUS E1000_STATUS
854#define E1000_82542_EECD E1000_EECD
855#define E1000_82542_EERD E1000_EERD
856#define E1000_82542_CTRL_EXT E1000_CTRL_EXT
857#define E1000_82542_MDIC E1000_MDIC
858#define E1000_82542_FCAL E1000_FCAL
859#define E1000_82542_FCAH E1000_FCAH
860#define E1000_82542_FCT E1000_FCT
861#define E1000_82542_VET E1000_VET
862#define E1000_82542_RA 0x00040
863#define E1000_82542_ICR E1000_ICR
864#define E1000_82542_ITR E1000_ITR
865#define E1000_82542_ICS E1000_ICS
866#define E1000_82542_IMS E1000_IMS
867#define E1000_82542_IMC E1000_IMC
868#define E1000_82542_RCTL E1000_RCTL
869#define E1000_82542_RDTR 0x00108
870#define E1000_82542_RDBAL 0x00110
871#define E1000_82542_RDBAH 0x00114
872#define E1000_82542_RDLEN 0x00118
873#define E1000_82542_RDH 0x00120
874#define E1000_82542_RDT 0x00128
875#define E1000_82542_FCRTH 0x00160
876#define E1000_82542_FCRTL 0x00168
877#define E1000_82542_FCTTV E1000_FCTTV
878#define E1000_82542_TXCW E1000_TXCW
879#define E1000_82542_RXCW E1000_RXCW
880#define E1000_82542_MTA 0x00200
881#define E1000_82542_TCTL E1000_TCTL
882#define E1000_82542_TIPG E1000_TIPG
883#define E1000_82542_TDBAL 0x00420
884#define E1000_82542_TDBAH 0x00424
885#define E1000_82542_TDLEN 0x00428
886#define E1000_82542_TDH 0x00430
887#define E1000_82542_TDT 0x00438
888#define E1000_82542_TIDV 0x00440
889#define E1000_82542_TBT E1000_TBT
890#define E1000_82542_AIT E1000_AIT
891#define E1000_82542_VFTA 0x00600
892#define E1000_82542_LEDCTL E1000_LEDCTL
893#define E1000_82542_PBA E1000_PBA
894#define E1000_82542_RXDCTL E1000_RXDCTL
895#define E1000_82542_RADV E1000_RADV
896#define E1000_82542_RSRPD E1000_RSRPD
897#define E1000_82542_TXDMAC E1000_TXDMAC
898#define E1000_82542_TXDCTL E1000_TXDCTL
899#define E1000_82542_TADV E1000_TADV
900#define E1000_82542_TSPMT E1000_TSPMT
901#define E1000_82542_CRCERRS E1000_CRCERRS
902#define E1000_82542_ALGNERRC E1000_ALGNERRC
903#define E1000_82542_SYMERRS E1000_SYMERRS
904#define E1000_82542_RXERRC E1000_RXERRC
905#define E1000_82542_MPC E1000_MPC
906#define E1000_82542_SCC E1000_SCC
907#define E1000_82542_ECOL E1000_ECOL
908#define E1000_82542_MCC E1000_MCC
909#define E1000_82542_LATECOL E1000_LATECOL
910#define E1000_82542_COLC E1000_COLC
911#define E1000_82542_DC E1000_DC
912#define E1000_82542_TNCRS E1000_TNCRS
913#define E1000_82542_SEC E1000_SEC
914#define E1000_82542_CEXTERR E1000_CEXTERR
915#define E1000_82542_RLEC E1000_RLEC
916#define E1000_82542_XONRXC E1000_XONRXC
917#define E1000_82542_XONTXC E1000_XONTXC
918#define E1000_82542_XOFFRXC E1000_XOFFRXC
919#define E1000_82542_XOFFTXC E1000_XOFFTXC
920#define E1000_82542_FCRUC E1000_FCRUC
921#define E1000_82542_PRC64 E1000_PRC64
922#define E1000_82542_PRC127 E1000_PRC127
923#define E1000_82542_PRC255 E1000_PRC255
924#define E1000_82542_PRC511 E1000_PRC511
925#define E1000_82542_PRC1023 E1000_PRC1023
926#define E1000_82542_PRC1522 E1000_PRC1522
927#define E1000_82542_GPRC E1000_GPRC
928#define E1000_82542_BPRC E1000_BPRC
929#define E1000_82542_MPRC E1000_MPRC
930#define E1000_82542_GPTC E1000_GPTC
931#define E1000_82542_GORCL E1000_GORCL
932#define E1000_82542_GORCH E1000_GORCH
933#define E1000_82542_GOTCL E1000_GOTCL
934#define E1000_82542_GOTCH E1000_GOTCH
935#define E1000_82542_RNBC E1000_RNBC
936#define E1000_82542_RUC E1000_RUC
937#define E1000_82542_RFC E1000_RFC
938#define E1000_82542_ROC E1000_ROC
939#define E1000_82542_RJC E1000_RJC
940#define E1000_82542_MGTPRC E1000_MGTPRC
941#define E1000_82542_MGTPDC E1000_MGTPDC
942#define E1000_82542_MGTPTC E1000_MGTPTC
943#define E1000_82542_TORL E1000_TORL
944#define E1000_82542_TORH E1000_TORH
945#define E1000_82542_TOTL E1000_TOTL
946#define E1000_82542_TOTH E1000_TOTH
947#define E1000_82542_TPR E1000_TPR
948#define E1000_82542_TPT E1000_TPT
949#define E1000_82542_PTC64 E1000_PTC64
950#define E1000_82542_PTC127 E1000_PTC127
951#define E1000_82542_PTC255 E1000_PTC255
952#define E1000_82542_PTC511 E1000_PTC511
953#define E1000_82542_PTC1023 E1000_PTC1023
954#define E1000_82542_PTC1522 E1000_PTC1522
955#define E1000_82542_MPTC E1000_MPTC
956#define E1000_82542_BPTC E1000_BPTC
957#define E1000_82542_TSCTC E1000_TSCTC
958#define E1000_82542_TSCTFC E1000_TSCTFC
959#define E1000_82542_RXCSUM E1000_RXCSUM
960#define E1000_82542_WUC E1000_WUC
961#define E1000_82542_WUFC E1000_WUFC
962#define E1000_82542_WUS E1000_WUS
963#define E1000_82542_MANC E1000_MANC
964#define E1000_82542_IPAV E1000_IPAV
965#define E1000_82542_IP4AT E1000_IP4AT
966#define E1000_82542_IP6AT E1000_IP6AT
967#define E1000_82542_WUPL E1000_WUPL
968#define E1000_82542_WUPM E1000_WUPM
969#define E1000_82542_FFLT E1000_FFLT
970#define E1000_82542_FFMT E1000_FFMT
971#define E1000_82542_FFVT E1000_FFVT
972
973
974struct e1000_hw_stats {
975 uint64_t crcerrs;
976 uint64_t algnerrc;
977 uint64_t symerrs;
978 uint64_t rxerrc;
979 uint64_t mpc;
980 uint64_t scc;
981 uint64_t ecol;
982 uint64_t mcc;
983 uint64_t latecol;
984 uint64_t colc;
985 uint64_t dc;
986 uint64_t tncrs;
987 uint64_t sec;
988 uint64_t cexterr;
989 uint64_t rlec;
990 uint64_t xonrxc;
991 uint64_t xontxc;
992 uint64_t xoffrxc;
993 uint64_t xofftxc;
994 uint64_t fcruc;
995 uint64_t prc64;
996 uint64_t prc127;
997 uint64_t prc255;
998 uint64_t prc511;
999 uint64_t prc1023;
1000 uint64_t prc1522;
1001 uint64_t gprc;
1002 uint64_t bprc;
1003 uint64_t mprc;
1004 uint64_t gptc;
1005 uint64_t gorcl;
1006 uint64_t gorch;
1007 uint64_t gotcl;
1008 uint64_t gotch;
1009 uint64_t rnbc;
1010 uint64_t ruc;
1011 uint64_t rfc;
1012 uint64_t roc;
1013 uint64_t rjc;
1014 uint64_t mgprc;
1015 uint64_t mgpdc;
1016 uint64_t mgptc;
1017 uint64_t torl;
1018 uint64_t torh;
1019 uint64_t totl;
1020 uint64_t toth;
1021 uint64_t tpr;
1022 uint64_t tpt;
1023 uint64_t ptc64;
1024 uint64_t ptc127;
1025 uint64_t ptc255;
1026 uint64_t ptc511;
1027 uint64_t ptc1023;
1028 uint64_t ptc1522;
1029 uint64_t mptc;
1030 uint64_t bptc;
1031 uint64_t tsctc;
1032 uint64_t tsctfc;
1033};
1034
1035#ifndef CONFIG_E1000_NO_NVM
1036struct e1000_eeprom_info {
1037e1000_eeprom_type type;
1038 uint16_t word_size;
1039 uint16_t opcode_bits;
1040 uint16_t address_bits;
1041 uint16_t delay_usec;
1042 uint16_t page_size;
1043 bool use_eerd;
1044 bool use_eewr;
1045};
1046#endif
1047
1048typedef enum {
1049 e1000_smart_speed_default = 0,
1050 e1000_smart_speed_on,
1051 e1000_smart_speed_off
1052} e1000_smart_speed;
1053
1054typedef enum {
1055 e1000_dsp_config_disabled = 0,
1056 e1000_dsp_config_enabled,
1057 e1000_dsp_config_activated,
1058 e1000_dsp_config_undefined = 0xFF
1059} e1000_dsp_config;
1060
1061typedef enum {
1062 e1000_ms_hw_default = 0,
1063 e1000_ms_force_master,
1064 e1000_ms_force_slave,
1065 e1000_ms_auto
1066} e1000_ms_type;
1067
1068typedef enum {
1069 e1000_ffe_config_enabled = 0,
1070 e1000_ffe_config_active,
1071 e1000_ffe_config_blocked
1072} e1000_ffe_config;
1073
1074
1075
1076struct e1000_hw {
1077 const char *name;
1078 struct list_head list_node;
1079#ifndef CONFIG_DM_ETH
1080 struct eth_device *nic;
1081#endif
1082#ifdef CONFIG_E1000_SPI
1083 struct spi_slave spi;
1084#endif
1085 unsigned int cardnum;
1086
1087#ifdef CONFIG_DM_ETH
1088 struct udevice *pdev;
1089#else
1090 pci_dev_t pdev;
1091#endif
1092 uint8_t *hw_addr;
1093 e1000_mac_type mac_type;
1094 e1000_phy_type phy_type;
1095 uint32_t phy_init_script;
1096 uint32_t txd_cmd;
1097 e1000_media_type media_type;
1098 e1000_fc_type fc;
1099 e1000_bus_type bus_type;
1100 uint32_t asf_firmware_present;
1101#ifndef CONFIG_E1000_NO_NVM
1102 uint32_t eeprom_semaphore_present;
1103#endif
1104 uint32_t swfw_sync_present;
1105 uint32_t swfwhw_semaphore_present;
1106#ifndef CONFIG_E1000_NO_NVM
1107 struct e1000_eeprom_info eeprom;
1108#endif
1109 e1000_ms_type master_slave;
1110 e1000_ms_type original_master_slave;
1111 e1000_ffe_config ffe_config_state;
1112 uint32_t phy_id;
1113 uint32_t phy_revision;
1114 uint32_t phy_addr;
1115 uint32_t original_fc;
1116 uint32_t txcw;
1117 uint32_t autoneg_failed;
1118 uint16_t autoneg_advertised;
1119 uint16_t pci_cmd_word;
1120 uint16_t fc_high_water;
1121 uint16_t fc_low_water;
1122 uint16_t fc_pause_time;
1123 uint16_t device_id;
1124 uint16_t vendor_id;
1125 uint16_t subsystem_id;
1126 uint16_t subsystem_vendor_id;
1127 uint8_t revision_id;
1128 uint8_t autoneg;
1129 uint8_t mdix;
1130 uint8_t forced_speed_duplex;
1131 uint8_t wait_autoneg_complete;
1132 uint8_t dma_fairness;
1133 bool disable_polarity_correction;
1134 bool speed_downgraded;
1135 bool get_link_status;
1136 bool tbi_compatibility_en;
1137 bool tbi_compatibility_on;
1138 bool fc_strict_ieee;
1139 bool fc_send_xon;
1140 bool report_tx_early;
1141 bool phy_reset_disable;
1142 bool initialize_hw_bits_disable;
1143 e1000_smart_speed smart_speed;
1144 e1000_dsp_config dsp_config_state;
1145};
1146
1147#define E1000_EEPROM_SWDPIN0 0x0001
1148#define E1000_EEPROM_LED_LOGIC 0x0020
1149#define E1000_EEPROM_RW_REG_DATA 16
1150
1151#define E1000_EEPROM_RW_REG_DONE 2
1152#define E1000_EEPROM_RW_REG_START 1
1153
1154#define E1000_EEPROM_RW_ADDR_SHIFT 2
1155#define E1000_EEPROM_POLL_WRITE 1
1156
1157#define E1000_EEPROM_POLL_READ 0
1158#define EEPROM_RESERVED_WORD 0xFFFF
1159
1160
1161
1162#define E1000_CTRL_FD 0x00000001
1163#define E1000_CTRL_BEM 0x00000002
1164#define E1000_CTRL_PRIOR 0x00000004
1165#define E1000_CTRL_LRST 0x00000008
1166#define E1000_CTRL_TME 0x00000010
1167#define E1000_CTRL_SLE 0x00000020
1168#define E1000_CTRL_ASDE 0x00000020
1169#define E1000_CTRL_SLU 0x00000040
1170#define E1000_CTRL_ILOS 0x00000080
1171#define E1000_CTRL_SPD_SEL 0x00000300
1172#define E1000_CTRL_SPD_10 0x00000000
1173#define E1000_CTRL_SPD_100 0x00000100
1174#define E1000_CTRL_SPD_1000 0x00000200
1175#define E1000_CTRL_BEM32 0x00000400
1176#define E1000_CTRL_FRCSPD 0x00000800
1177#define E1000_CTRL_FRCDPX 0x00001000
1178#define E1000_CTRL_SWDPIN0 0x00040000
1179#define E1000_CTRL_SWDPIN1 0x00080000
1180#define E1000_CTRL_SWDPIN2 0x00100000
1181#define E1000_CTRL_SWDPIN3 0x00200000
1182#define E1000_CTRL_SWDPIO0 0x00400000
1183#define E1000_CTRL_SWDPIO1 0x00800000
1184#define E1000_CTRL_SWDPIO2 0x01000000
1185#define E1000_CTRL_SWDPIO3 0x02000000
1186#define E1000_CTRL_RST 0x04000000
1187#define E1000_CTRL_RFCE 0x08000000
1188#define E1000_CTRL_TFCE 0x10000000
1189#define E1000_CTRL_RTE 0x20000000
1190#define E1000_CTRL_VME 0x40000000
1191#define E1000_CTRL_PHY_RST 0x80000000
1192
1193
1194#define E1000_STATUS_FD 0x00000001
1195#define E1000_STATUS_LU 0x00000002
1196#define E1000_STATUS_FUNC_MASK 0x0000000C
1197#define E1000_STATUS_FUNC_0 0x00000000
1198#define E1000_STATUS_FUNC_1 0x00000004
1199#define E1000_STATUS_TXOFF 0x00000010
1200#define E1000_STATUS_TBIMODE 0x00000020
1201#define E1000_STATUS_SPEED_MASK 0x000000C0
1202#define E1000_STATUS_SPEED_10 0x00000000
1203#define E1000_STATUS_SPEED_100 0x00000040
1204#define E1000_STATUS_SPEED_1000 0x00000080
1205#define E1000_STATUS_ASDV 0x00000300
1206#define E1000_STATUS_MTXCKOK 0x00000400
1207#define E1000_STATUS_PCI66 0x00000800
1208#define E1000_STATUS_BUS64 0x00001000
1209#define E1000_STATUS_PCIX_MODE 0x00002000
1210#define E1000_STATUS_PCIX_SPEED 0x0000C000
1211#define E1000_STATUS_PF_RST_DONE 0x00200000
1212
1213
1214#define E1000_STATUS_PCIX_SPEED_66 0x00000000
1215#define E1000_STATUS_PCIX_SPEED_100 0x00004000
1216#define E1000_STATUS_PCIX_SPEED_133 0x00008000
1217
1218
1219#define E1000_EECD_SK 0x00000001
1220#define E1000_EECD_CS 0x00000002
1221#define E1000_EECD_DI 0x00000004
1222#define E1000_EECD_DO 0x00000008
1223#define E1000_EECD_FWE_MASK 0x00000030
1224#define E1000_EECD_FWE_DIS 0x00000010
1225#define E1000_EECD_FWE_EN 0x00000020
1226#define E1000_EECD_FWE_SHIFT 4
1227#define E1000_EECD_SIZE 0x00000200
1228#define E1000_EECD_REQ 0x00000040
1229#define E1000_EECD_GNT 0x00000080
1230#define E1000_EECD_PRES 0x00000100
1231#define E1000_EECD_ADDR_BITS 0x00000400
1232
1233
1234#define E1000_EECD_TYPE 0x00002000
1235#ifndef E1000_EEPROM_GRANT_ATTEMPTS
1236#define E1000_EEPROM_GRANT_ATTEMPTS 1000
1237#endif
1238#define E1000_EECD_AUTO_RD 0x00000200
1239#define E1000_EECD_SIZE_EX_MASK 0x00007800
1240#define E1000_EECD_SIZE_EX_SHIFT 11
1241#define E1000_EECD_NVADDS 0x00018000
1242#define E1000_EECD_SELSHAD 0x00020000
1243#define E1000_EECD_INITSRAM 0x00040000
1244#define E1000_EECD_FLUPD 0x00080000
1245#define E1000_EECD_AUPDEN 0x00100000
1246#define E1000_EECD_SHADV 0x00200000
1247#define E1000_EECD_SEC1VAL 0x00400000
1248#define E1000_EECD_SECVAL_SHIFT 22
1249#define E1000_STM_OPCODE 0xDB00
1250#define E1000_HICR_FW_RESET 0xC0
1251
1252#define E1000_SHADOW_RAM_WORDS 2048
1253#define E1000_ICH_NVM_SIG_WORD 0x13
1254#define E1000_ICH_NVM_SIG_MASK 0xC0
1255
1256
1257#define E1000_EERD_START 0x00000001
1258#define E1000_EERD_DONE 0x00000010
1259#define E1000_EERD_ADDR_SHIFT 8
1260#define E1000_EERD_ADDR_MASK 0x0000FF00
1261#define E1000_EERD_DATA_SHIFT 16
1262#define E1000_EERD_DATA_MASK 0xFFFF0000
1263
1264
1265#define EEPROM_READ_OPCODE_MICROWIRE 0x6
1266#define EEPROM_WRITE_OPCODE_MICROWIRE 0x5
1267#define EEPROM_ERASE_OPCODE_MICROWIRE 0x7
1268#define EEPROM_EWEN_OPCODE_MICROWIRE 0x13
1269#define EEPROM_EWDS_OPCODE_MICROWIRE 0x10
1270
1271
1272#define EEPROM_MAX_RETRY_SPI 5000
1273#define EEPROM_READ_OPCODE_SPI 0x03
1274#define EEPROM_WRITE_OPCODE_SPI 0x02
1275#define EEPROM_A8_OPCODE_SPI 0x08
1276#define EEPROM_WREN_OPCODE_SPI 0x06
1277#define EEPROM_WRDI_OPCODE_SPI 0x04
1278#define EEPROM_RDSR_OPCODE_SPI 0x05
1279#define EEPROM_WRSR_OPCODE_SPI 0x01
1280#define EEPROM_ERASE4K_OPCODE_SPI 0x20
1281#define EEPROM_ERASE64K_OPCODE_SPI 0xD8
1282#define EEPROM_ERASE256_OPCODE_SPI 0xDB
1283
1284
1285#define EEPROM_WORD_SIZE_SHIFT 6
1286#define EEPROM_SIZE_SHIFT 10
1287#define EEPROM_SIZE_MASK 0x1C00
1288
1289
1290#define EEPROM_COMPAT 0x0003
1291#define EEPROM_ID_LED_SETTINGS 0x0004
1292#define EEPROM_VERSION 0x0005
1293#define EEPROM_SERDES_AMPLITUDE 0x0006
1294
1295#define EEPROM_PHY_CLASS_WORD 0x0007
1296#define EEPROM_INIT_CONTROL1_REG 0x000A
1297#define EEPROM_INIT_CONTROL2_REG 0x000F
1298#define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010
1299#define EEPROM_INIT_CONTROL3_PORT_B 0x0014
1300#define EEPROM_INIT_3GIO_3 0x001A
1301#define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020
1302#define EEPROM_INIT_CONTROL3_PORT_A 0x0024
1303#define EEPROM_CFG 0x0012
1304#define EEPROM_FLASH_VERSION 0x0032
1305#define EEPROM_CHECKSUM_REG 0x003F
1306
1307#define E1000_EEPROM_CFG_DONE 0x00040000
1308#define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000
1309
1310
1311#define E1000_CTRL_EXT_GPI0_EN 0x00000001
1312#define E1000_CTRL_EXT_GPI1_EN 0x00000002
1313#define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN
1314#define E1000_CTRL_EXT_GPI2_EN 0x00000004
1315#define E1000_CTRL_EXT_GPI3_EN 0x00000008
1316#define E1000_CTRL_EXT_SDP4_DATA 0x00000010
1317
1318#define E1000_CTRL_EXT_SDP5_DATA 0x00000020
1319
1320#define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA
1321#define E1000_CTRL_EXT_SDP6_DATA 0x00000040
1322#define E1000_CTRL_EXT_SWDPIN6 0x00000040
1323#define E1000_CTRL_EXT_SDP7_DATA 0x00000080
1324#define E1000_CTRL_EXT_SWDPIN7 0x00000080
1325#define E1000_CTRL_EXT_SDP4_DIR 0x00000100
1326#define E1000_CTRL_EXT_SDP5_DIR 0x00000200
1327#define E1000_CTRL_EXT_SDP6_DIR 0x00000400
1328#define E1000_CTRL_EXT_SWDPIO6 0x00000400
1329#define E1000_CTRL_EXT_SDP7_DIR 0x00000800
1330#define E1000_CTRL_EXT_SWDPIO7 0x00000800
1331#define E1000_CTRL_EXT_ASDCHK 0x00001000
1332#define E1000_CTRL_EXT_EE_RST 0x00002000
1333#define E1000_CTRL_EXT_IPS 0x00004000
1334#define E1000_CTRL_EXT_SPD_BYPS 0x00008000
1335#define E1000_CTRL_EXT_RO_DIS 0x00020000
1336#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
1337#define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
1338#define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000
1339#define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000
1340#define E1000_CTRL_EXT_WR_WMARK_256 0x00000000
1341#define E1000_CTRL_EXT_WR_WMARK_320 0x01000000
1342#define E1000_CTRL_EXT_WR_WMARK_384 0x02000000
1343#define E1000_CTRL_EXT_WR_WMARK_448 0x03000000
1344
1345
1346#define E1000_MDIC_DATA_MASK 0x0000FFFF
1347#define E1000_MDIC_REG_MASK 0x001F0000
1348#define E1000_MDIC_REG_SHIFT 16
1349#define E1000_MDIC_PHY_MASK 0x03E00000
1350#define E1000_MDIC_PHY_SHIFT 21
1351#define E1000_MDIC_OP_WRITE 0x04000000
1352#define E1000_MDIC_OP_READ 0x08000000
1353#define E1000_MDIC_READY 0x10000000
1354#define E1000_MDIC_INT_EN 0x20000000
1355#define E1000_MDIC_ERROR 0x40000000
1356
1357#define E1000_PHY_CTRL_SPD_EN 0x00000001
1358#define E1000_PHY_CTRL_D0A_LPLU 0x00000002
1359#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
1360#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
1361#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
1362#define E1000_PHY_CTRL_B2B_EN 0x00000080
1363
1364#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
1365#define E1000_LEDCTL_LED0_MODE_SHIFT 0
1366#define E1000_LEDCTL_LED0_IVRT 0x00000040
1367#define E1000_LEDCTL_LED0_BLINK 0x00000080
1368#define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00
1369#define E1000_LEDCTL_LED1_MODE_SHIFT 8
1370#define E1000_LEDCTL_LED1_IVRT 0x00004000
1371#define E1000_LEDCTL_LED1_BLINK 0x00008000
1372#define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000
1373#define E1000_LEDCTL_LED2_MODE_SHIFT 16
1374#define E1000_LEDCTL_LED2_IVRT 0x00400000
1375#define E1000_LEDCTL_LED2_BLINK 0x00800000
1376#define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000
1377#define E1000_LEDCTL_LED3_MODE_SHIFT 24
1378#define E1000_LEDCTL_LED3_IVRT 0x40000000
1379#define E1000_LEDCTL_LED3_BLINK 0x80000000
1380
1381#define E1000_LEDCTL_MODE_LINK_10_1000 0x0
1382#define E1000_LEDCTL_MODE_LINK_100_1000 0x1
1383#define E1000_LEDCTL_MODE_LINK_UP 0x2
1384#define E1000_LEDCTL_MODE_ACTIVITY 0x3
1385#define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4
1386#define E1000_LEDCTL_MODE_LINK_10 0x5
1387#define E1000_LEDCTL_MODE_LINK_100 0x6
1388#define E1000_LEDCTL_MODE_LINK_1000 0x7
1389#define E1000_LEDCTL_MODE_PCIX_MODE 0x8
1390#define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9
1391#define E1000_LEDCTL_MODE_COLLISION 0xA
1392#define E1000_LEDCTL_MODE_BUS_SPEED 0xB
1393#define E1000_LEDCTL_MODE_BUS_SIZE 0xC
1394#define E1000_LEDCTL_MODE_PAUSED 0xD
1395#define E1000_LEDCTL_MODE_LED_ON 0xE
1396#define E1000_LEDCTL_MODE_LED_OFF 0xF
1397
1398
1399#define E1000_RAH_AV 0x80000000
1400
1401
1402#define E1000_ICR_TXDW 0x00000001
1403#define E1000_ICR_TXQE 0x00000002
1404#define E1000_ICR_LSC 0x00000004
1405#define E1000_ICR_RXSEQ 0x00000008
1406#define E1000_ICR_RXDMT0 0x00000010
1407#define E1000_ICR_RXO 0x00000040
1408#define E1000_ICR_RXT0 0x00000080
1409#define E1000_ICR_MDAC 0x00000200
1410#define E1000_ICR_RXCFG 0x00000400
1411#define E1000_ICR_GPI_EN0 0x00000800
1412#define E1000_ICR_GPI_EN1 0x00001000
1413#define E1000_ICR_GPI_EN2 0x00002000
1414#define E1000_ICR_GPI_EN3 0x00004000
1415#define E1000_ICR_TXD_LOW 0x00008000
1416#define E1000_ICR_SRPD 0x00010000
1417
1418
1419#define E1000_ICS_TXDW E1000_ICR_TXDW
1420#define E1000_ICS_TXQE E1000_ICR_TXQE
1421#define E1000_ICS_LSC E1000_ICR_LSC
1422#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ
1423#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0
1424#define E1000_ICS_RXO E1000_ICR_RXO
1425#define E1000_ICS_RXT0 E1000_ICR_RXT0
1426#define E1000_ICS_MDAC E1000_ICR_MDAC
1427#define E1000_ICS_RXCFG E1000_ICR_RXCFG
1428#define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0
1429#define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1
1430#define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2
1431#define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3
1432#define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW
1433#define E1000_ICS_SRPD E1000_ICR_SRPD
1434
1435
1436#define E1000_IMS_TXDW E1000_ICR_TXDW
1437#define E1000_IMS_TXQE E1000_ICR_TXQE
1438#define E1000_IMS_LSC E1000_ICR_LSC
1439#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ
1440#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0
1441#define E1000_IMS_RXO E1000_ICR_RXO
1442#define E1000_IMS_RXT0 E1000_ICR_RXT0
1443#define E1000_IMS_MDAC E1000_ICR_MDAC
1444#define E1000_IMS_RXCFG E1000_ICR_RXCFG
1445#define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0
1446#define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1
1447#define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2
1448#define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3
1449#define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW
1450#define E1000_IMS_SRPD E1000_ICR_SRPD
1451
1452
1453#define E1000_IMC_TXDW E1000_ICR_TXDW
1454#define E1000_IMC_TXQE E1000_ICR_TXQE
1455#define E1000_IMC_LSC E1000_ICR_LSC
1456#define E1000_IMC_RXSEQ E1000_ICR_RXSEQ
1457#define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0
1458#define E1000_IMC_RXO E1000_ICR_RXO
1459#define E1000_IMC_RXT0 E1000_ICR_RXT0
1460#define E1000_IMC_MDAC E1000_ICR_MDAC
1461#define E1000_IMC_RXCFG E1000_ICR_RXCFG
1462#define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0
1463#define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1
1464#define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2
1465#define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3
1466#define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW
1467#define E1000_IMC_SRPD E1000_ICR_SRPD
1468
1469
1470#define E1000_RCTL_RST 0x00000001
1471#define E1000_RCTL_EN 0x00000002
1472#define E1000_RCTL_SBP 0x00000004
1473#define E1000_RCTL_UPE 0x00000008
1474#define E1000_RCTL_MPE 0x00000010
1475#define E1000_RCTL_LPE 0x00000020
1476#define E1000_RCTL_LBM_NO 0x00000000
1477#define E1000_RCTL_LBM_MAC 0x00000040
1478#define E1000_RCTL_LBM_SLP 0x00000080
1479#define E1000_RCTL_LBM_TCVR 0x000000C0
1480#define E1000_RCTL_RDMTS_HALF 0x00000000
1481#define E1000_RCTL_RDMTS_QUAT 0x00000100
1482#define E1000_RCTL_RDMTS_EIGTH 0x00000200
1483#define E1000_RCTL_MO_SHIFT 12
1484#define E1000_RCTL_MO_0 0x00000000
1485#define E1000_RCTL_MO_1 0x00001000
1486#define E1000_RCTL_MO_2 0x00002000
1487#define E1000_RCTL_MO_3 0x00003000
1488#define E1000_RCTL_MDR 0x00004000
1489#define E1000_RCTL_BAM 0x00008000
1490
1491#define E1000_RCTL_SZ_2048 0x00000000
1492#define E1000_RCTL_SZ_1024 0x00010000
1493#define E1000_RCTL_SZ_512 0x00020000
1494#define E1000_RCTL_SZ_256 0x00030000
1495
1496#define E1000_RCTL_SZ_16384 0x00010000
1497#define E1000_RCTL_SZ_8192 0x00020000
1498#define E1000_RCTL_SZ_4096 0x00030000
1499#define E1000_RCTL_VFE 0x00040000
1500#define E1000_RCTL_CFIEN 0x00080000
1501#define E1000_RCTL_CFI 0x00100000
1502#define E1000_RCTL_DPF 0x00400000
1503#define E1000_RCTL_PMCF 0x00800000
1504#define E1000_RCTL_BSEX 0x02000000
1505
1506
1507#define E1000_SWFW_EEP_SM 0x0001
1508#define E1000_SWFW_PHY0_SM 0x0002
1509#define E1000_SWFW_PHY1_SM 0x0004
1510#define E1000_SWFW_MAC_CSR_SM 0x0008
1511
1512
1513#define E1000_RDT_DELAY 0x0000ffff
1514#define E1000_RDT_FPDB 0x80000000
1515#define E1000_RDLEN_LEN 0x0007ff80
1516#define E1000_RDH_RDH 0x0000ffff
1517#define E1000_RDT_RDT 0x0000ffff
1518
1519
1520#define E1000_FCRTH_RTH 0x0000FFF8
1521#define E1000_FCRTH_XFCE 0x80000000
1522#define E1000_FCRTL_RTL 0x0000FFF8
1523#define E1000_FCRTL_XONE 0x80000000
1524
1525
1526#define E1000_RXDCTL_PTHRESH 0x0000003F
1527#define E1000_RXDCTL_HTHRESH 0x00003F00
1528#define E1000_RXDCTL_WTHRESH 0x003F0000
1529#define E1000_RXDCTL_GRAN 0x01000000
1530#define E1000_RXDCTL_FULL_RX_DESC_WB 0x01010000
1531
1532
1533#define E1000_TXDCTL_PTHRESH 0x0000003F
1534#define E1000_TXDCTL_HTHRESH 0x00003F00
1535#define E1000_TXDCTL_WTHRESH 0x003F0000
1536#define E1000_TXDCTL_GRAN 0x01000000
1537#define E1000_TXDCTL_LWTHRESH 0xFE000000
1538#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000
1539#define E1000_TXDCTL_COUNT_DESC 0x00400000
1540
1541
1542
1543#define E1000_TXCW_FD 0x00000020
1544#define E1000_TXCW_HD 0x00000040
1545#define E1000_TXCW_PAUSE 0x00000080
1546#define E1000_TXCW_ASM_DIR 0x00000100
1547#define E1000_TXCW_PAUSE_MASK 0x00000180
1548#define E1000_TXCW_RF 0x00003000
1549#define E1000_TXCW_NP 0x00008000
1550#define E1000_TXCW_CW 0x0000ffff
1551#define E1000_TXCW_TXC 0x40000000
1552#define E1000_TXCW_ANE 0x80000000
1553
1554
1555#define E1000_RXCW_CW 0x0000ffff
1556#define E1000_RXCW_NC 0x04000000
1557#define E1000_RXCW_IV 0x08000000
1558#define E1000_RXCW_CC 0x10000000
1559#define E1000_RXCW_C 0x20000000
1560#define E1000_RXCW_SYNCH 0x40000000
1561#define E1000_RXCW_ANC 0x80000000
1562
1563
1564#define E1000_TCTL_RST 0x00000001
1565#define E1000_TCTL_EN 0x00000002
1566#define E1000_TCTL_BCE 0x00000004
1567#define E1000_TCTL_PSP 0x00000008
1568#define E1000_TCTL_CT 0x00000ff0
1569#define E1000_TCTL_COLD 0x003ff000
1570#define E1000_TCTL_SWXOFF 0x00400000
1571#define E1000_TCTL_PBE 0x00800000
1572#define E1000_TCTL_RTLC 0x01000000
1573#define E1000_TCTL_NRTU 0x02000000
1574#define E1000_TCTL_MULR 0x10000000
1575
1576
1577#define E1000_RXCSUM_PCSS_MASK 0x000000FF
1578#define E1000_RXCSUM_IPOFL 0x00000100
1579#define E1000_RXCSUM_TUOFL 0x00000200
1580#define E1000_RXCSUM_IPV6OFL 0x00000400
1581
1582
1583
1584#define E1000_WUC_APME 0x00000001
1585#define E1000_WUC_PME_EN 0x00000002
1586#define E1000_WUC_PME_STATUS 0x00000004
1587#define E1000_WUC_APMPME 0x00000008
1588
1589
1590#define E1000_WUFC_LNKC 0x00000001
1591#define E1000_WUFC_MAG 0x00000002
1592#define E1000_WUFC_EX 0x00000004
1593#define E1000_WUFC_MC 0x00000008
1594#define E1000_WUFC_BC 0x00000010
1595#define E1000_WUFC_ARP 0x00000020
1596#define E1000_WUFC_IPV4 0x00000040
1597#define E1000_WUFC_IPV6 0x00000080
1598#define E1000_WUFC_FLX0 0x00010000
1599#define E1000_WUFC_FLX1 0x00020000
1600#define E1000_WUFC_FLX2 0x00040000
1601#define E1000_WUFC_FLX3 0x00080000
1602#define E1000_WUFC_ALL_FILTERS 0x000F00FF
1603#define E1000_WUFC_FLX_OFFSET 16
1604#define E1000_WUFC_FLX_FILTERS 0x000F0000
1605
1606
1607#define E1000_WUS_LNKC 0x00000001
1608#define E1000_WUS_MAG 0x00000002
1609#define E1000_WUS_EX 0x00000004
1610#define E1000_WUS_MC 0x00000008
1611#define E1000_WUS_BC 0x00000010
1612#define E1000_WUS_ARP 0x00000020
1613#define E1000_WUS_IPV4 0x00000040
1614#define E1000_WUS_IPV6 0x00000080
1615#define E1000_WUS_FLX0 0x00010000
1616#define E1000_WUS_FLX1 0x00020000
1617#define E1000_WUS_FLX2 0x00040000
1618#define E1000_WUS_FLX3 0x00080000
1619#define E1000_WUS_FLX_FILTERS 0x000F0000
1620
1621
1622#define E1000_MANC_SMBUS_EN 0x00000001
1623#define E1000_MANC_ASF_EN 0x00000002
1624#define E1000_MANC_R_ON_FORCE 0x00000004
1625#define E1000_MANC_RMCP_EN 0x00000100
1626#define E1000_MANC_0298_EN 0x00000200
1627#define E1000_MANC_IPV4_EN 0x00000400
1628#define E1000_MANC_IPV6_EN 0x00000800
1629#define E1000_MANC_SNAP_EN 0x00001000
1630#define E1000_MANC_ARP_EN 0x00002000
1631#define E1000_MANC_NEIGHBOR_EN 0x00004000
1632
1633#define E1000_MANC_TCO_RESET 0x00010000
1634#define E1000_MANC_RCV_TCO_EN 0x00020000
1635#define E1000_MANC_REPORT_STATUS 0x00040000
1636#define E1000_MANC_SMB_REQ 0x01000000
1637#define E1000_MANC_SMB_GNT 0x02000000
1638#define E1000_MANC_SMB_CLK_IN 0x04000000
1639#define E1000_MANC_SMB_DATA_IN 0x08000000
1640#define E1000_MANC_SMB_DATA_OUT 0x10000000
1641#define E1000_MANC_SMB_CLK_OUT 0x20000000
1642
1643#define E1000_MANC_SMB_DATA_OUT_SHIFT 28
1644#define E1000_MANC_SMB_CLK_OUT_SHIFT 29
1645
1646
1647#define E1000_WUPL_LENGTH_MASK 0x0FFF
1648
1649#define E1000_MDALIGN 4096
1650
1651
1652#define EEPROM_READ_OPCODE 0x6
1653#define EEPROM_WRITE_OPCODE 0x5
1654#define EEPROM_ERASE_OPCODE 0x7
1655#define EEPROM_EWEN_OPCODE 0x13
1656#define EEPROM_EWDS_OPCODE 0x10
1657
1658
1659#define ID_LED_RESERVED_0000 0x0000
1660#define ID_LED_RESERVED_FFFF 0xFFFF
1661#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
1662 (ID_LED_OFF1_OFF2 << 8) | \
1663 (ID_LED_DEF1_DEF2 << 4) | \
1664 (ID_LED_DEF1_DEF2))
1665#define ID_LED_DEF1_DEF2 0x1
1666#define ID_LED_DEF1_ON2 0x2
1667#define ID_LED_DEF1_OFF2 0x3
1668#define ID_LED_ON1_DEF2 0x4
1669#define ID_LED_ON1_ON2 0x5
1670#define ID_LED_ON1_OFF2 0x6
1671#define ID_LED_OFF1_DEF2 0x7
1672#define ID_LED_OFF1_ON2 0x8
1673#define ID_LED_OFF1_OFF2 0x9
1674
1675
1676#define EEPROM_COMPAT_SERVER 0x0400
1677#define EEPROM_COMPAT_CLIENT 0x0200
1678
1679
1680#define EEPROM_WORD0A_ILOS 0x0010
1681#define EEPROM_WORD0A_SWDPIO 0x01E0
1682#define EEPROM_WORD0A_LRST 0x0200
1683#define EEPROM_WORD0A_FD 0x0400
1684#define EEPROM_WORD0A_66MHZ 0x0800
1685
1686
1687#define EEPROM_WORD0F_PAUSE_MASK 0x3000
1688#define EEPROM_WORD0F_PAUSE 0x1000
1689#define EEPROM_WORD0F_ASM_DIR 0x2000
1690#define EEPROM_WORD0F_ANE 0x0800
1691#define EEPROM_WORD0F_SWPDIO_EXT 0x00F0
1692
1693
1694#define EEPROM_SUM 0xBABA
1695
1696
1697#define EEPROM_NODE_ADDRESS_BYTE_0 0
1698#define EEPROM_PBA_BYTE_1 8
1699
1700
1701#define PBA_SIZE 4
1702
1703
1704#define E1000_COLLISION_THRESHOLD 0xF
1705#define E1000_CT_SHIFT 4
1706#define E1000_COLLISION_DISTANCE 63
1707#define E1000_COLLISION_DISTANCE_82542 64
1708#define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
1709#define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE
1710#define E1000_GB_HDX_COLLISION_DISTANCE 512
1711#define E1000_COLD_SHIFT 12
1712
1713
1714#define REQ_TX_DESCRIPTOR_MULTIPLE 8
1715#define REQ_RX_DESCRIPTOR_MULTIPLE 8
1716
1717
1718#define DEFAULT_82542_TIPG_IPGT 10
1719#define DEFAULT_82543_TIPG_IPGT_FIBER 9
1720#define DEFAULT_82543_TIPG_IPGT_COPPER 8
1721
1722#define E1000_TIPG_IPGT_MASK 0x000003FF
1723#define E1000_TIPG_IPGR1_MASK 0x000FFC00
1724#define E1000_TIPG_IPGR2_MASK 0x3FF00000
1725
1726#define DEFAULT_82542_TIPG_IPGR1 2
1727#define DEFAULT_82543_TIPG_IPGR1 8
1728#define E1000_TIPG_IPGR1_SHIFT 10
1729
1730#define DEFAULT_82542_TIPG_IPGR2 10
1731#define DEFAULT_82543_TIPG_IPGR2 6
1732#define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
1733#define E1000_TIPG_IPGR2_SHIFT 20
1734
1735#define E1000_TXDMAC_DPP 0x00000001
1736
1737
1738#define TX_THRESHOLD_START 8
1739#define TX_THRESHOLD_INCREMENT 10
1740#define TX_THRESHOLD_DECREMENT 1
1741#define TX_THRESHOLD_STOP 190
1742#define TX_THRESHOLD_DISABLE 0
1743#define TX_THRESHOLD_TIMER_MS 10000
1744#define MIN_NUM_XMITS 1000
1745#define IFS_MAX 80
1746#define IFS_STEP 10
1747#define IFS_MIN 40
1748#define IFS_RATIO 4
1749
1750
1751#define E1000_PBA_16K 0x0010
1752#define E1000_PBA_24K 0x0018
1753#define E1000_PBA_38K 0x0026
1754#define E1000_PBA_40K 0x0028
1755#define E1000_PBA_48K 0x0030
1756
1757
1758#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
1759#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
1760#define FLOW_CONTROL_TYPE 0x8808
1761
1762
1763#define FC_DEFAULT_HI_THRESH (0x8000)
1764#define FC_DEFAULT_LO_THRESH (0x4000)
1765#define FC_DEFAULT_TX_TIMER (0x100)
1766
1767
1768#define E1000_FC_HIGH_THRESH 0xA9C8
1769
1770#define E1000_FC_LOW_THRESH 0xA9C0
1771
1772#define E1000_FC_PAUSE_TIME 0x0680
1773
1774
1775#define PCIX_COMMAND_REGISTER 0xE6
1776#define PCIX_STATUS_REGISTER_LO 0xE8
1777#define PCIX_STATUS_REGISTER_HI 0xEA
1778
1779#define PCIX_COMMAND_MMRBC_MASK 0x000C
1780#define PCIX_COMMAND_MMRBC_SHIFT 0x2
1781#define PCIX_STATUS_HI_MMRBC_MASK 0x0060
1782#define PCIX_STATUS_HI_MMRBC_SHIFT 0x5
1783#define PCIX_STATUS_HI_MMRBC_4K 0x3
1784#define PCIX_STATUS_HI_MMRBC_2K 0x2
1785
1786
1787
1788
1789
1790#define PAUSE_SHIFT 5
1791
1792
1793
1794
1795
1796#define SWDPIO_SHIFT 17
1797
1798
1799
1800
1801
1802
1803#define SWDPIO__EXT_SHIFT 4
1804
1805
1806
1807
1808
1809#define ILOS_SHIFT 3
1810
1811#define RECEIVE_BUFFER_ALIGN_SIZE (256)
1812
1813
1814#define LINK_UP_TIMEOUT 500
1815
1816#define E1000_TX_BUFFER_SIZE ((uint32_t)1514)
1817
1818
1819#define CARRIER_EXTENSION 0x0F
1820
1821
1822
1823
1824
1825
1826
1827
1828
1829
1830
1831
1832
1833
1834
1835
1836
1837
1838
1839
1840
1841
1842
1843
1844
1845
1846
1847
1848#define TBI_ACCEPT(adapter, status, errors, length, last_byte) \
1849 ((adapter)->tbi_compatibility_on && \
1850 (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \
1851 ((last_byte) == CARRIER_EXTENSION) && \
1852 (((status) & E1000_RXD_STAT_VP) ? \
1853 (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \
1854 ((length) <= ((adapter)->max_frame_size + 1))) : \
1855 (((length) > (adapter)->min_frame_size) && \
1856 ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1)))))
1857
1858
1859
1860
1861
1862
1863#define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0
1864#define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0
1865#define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2
1866#define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2
1867#define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3
1868#define E1000_CTRL_MDC E1000_CTRL_SWDPIN3
1869#define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR
1870#define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA
1871
1872
1873
1874#define PHY_CTRL 0x00
1875#define PHY_STATUS 0x01
1876#define PHY_ID1 0x02
1877#define PHY_ID2 0x03
1878#define PHY_AUTONEG_ADV 0x04
1879#define PHY_LP_ABILITY 0x05
1880#define PHY_AUTONEG_EXP 0x06
1881#define PHY_NEXT_PAGE_TX 0x07
1882#define PHY_LP_NEXT_PAGE 0x08
1883#define PHY_1000T_CTRL 0x09
1884#define PHY_1000T_STATUS 0x0A
1885#define PHY_EXT_STATUS 0x0F
1886
1887
1888#define M88E1000_PHY_SPEC_CTRL 0x10
1889#define M88E1000_PHY_SPEC_STATUS 0x11
1890#define M88E1000_INT_ENABLE 0x12
1891#define M88E1000_INT_STATUS 0x13
1892#define M88E1000_EXT_PHY_SPEC_CTRL 0x14
1893#define M88E1000_RX_ERR_CNTR 0x15
1894
1895#define M88E1000_PHY_PAGE_SELECT 0x1D
1896#define M88E1000_PHY_GEN_CONTROL 0x1E
1897
1898#define MAX_PHY_REG_ADDRESS 0x1F
1899
1900
1901#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
1902#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000
1903#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200
1904#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400
1905#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600
1906#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
1907#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00
1908#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00
1909#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00
1910
1911
1912#define IGP01E1000_IEEE_REGS_PAGE 0x0000
1913#define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300
1914#define IGP01E1000_IEEE_FORCE_GIGA 0x0140
1915
1916
1917#define IGP01E1000_PHY_PORT_CONFIG 0x10
1918#define IGP01E1000_PHY_PORT_STATUS 0x11
1919#define IGP01E1000_PHY_PORT_CTRL 0x12
1920#define IGP01E1000_PHY_LINK_HEALTH 0x13
1921#define IGP01E1000_GMII_FIFO 0x14
1922#define IGP01E1000_PHY_CHANNEL_QUALITY 0x15
1923#define IGP02E1000_PHY_POWER_MGMT 0x19
1924#define IGP01E1000_PHY_PAGE_SELECT 0x1F
1925
1926
1927#define IGP01E1000_PHY_AGC_A 0x1172
1928#define IGP01E1000_PHY_AGC_B 0x1272
1929#define IGP01E1000_PHY_AGC_C 0x1472
1930#define IGP01E1000_PHY_AGC_D 0x1872
1931
1932
1933#define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010
1934#define IGP01E1000_PSCFR_PRE_EN 0x0020
1935#define IGP01E1000_PSCFR_SMART_SPEED 0x0080
1936#define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100
1937#define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400
1938#define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000
1939
1940#define IGP02E1000_PHY_AGC_A 0x11B1
1941#define IGP02E1000_PHY_AGC_B 0x12B1
1942#define IGP02E1000_PHY_AGC_C 0x14B1
1943#define IGP02E1000_PHY_AGC_D 0x18B1
1944
1945#define IGP02E1000_PM_SPD 0x0001
1946#define IGP02E1000_PM_D3_LPLU 0x0004
1947
1948#define IGP02E1000_PM_D0_LPLU 0x0002
1949
1950
1951
1952#define IGP01E1000_PHY_DSP_RESET 0x1F33
1953#define IGP01E1000_PHY_DSP_SET 0x1F71
1954#define IGP01E1000_PHY_DSP_FFE 0x1F35
1955
1956#define IGP01E1000_PHY_CHANNEL_NUM 4
1957#define IGP02E1000_PHY_CHANNEL_NUM 4
1958
1959#define IGP01E1000_PHY_AGC_PARAM_A 0x1171
1960#define IGP01E1000_PHY_AGC_PARAM_B 0x1271
1961#define IGP01E1000_PHY_AGC_PARAM_C 0x1471
1962#define IGP01E1000_PHY_AGC_PARAM_D 0x1871
1963
1964#define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000
1965#define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000
1966
1967#define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890
1968#define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000
1969#define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004
1970#define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069
1971
1972#define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A
1973
1974
1975#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4
1976#define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5
1977
1978#define IGP01E1000_ANALOG_REGS_PAGE 0x20C0
1979
1980
1981#define IGP01E1000_GMII_FLEX_SPD 0x10
1982
1983#define IGP01E1000_GMII_SPD 0x20
1984
1985
1986#define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1
1987#define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0
1988#define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC
1989#define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE
1990
1991#define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000
1992#define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80
1993#define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070
1994#define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100
1995#define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002
1996
1997#define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040
1998#define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010
1999#define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080
2000#define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500
2001
2002
2003#define IGP01E1000_PSCR_TP_LOOPBACK 0x0010
2004#define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200
2005#define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400
2006#define IGP01E1000_PSCR_FLIP_CHIP 0x0800
2007#define IGP01E1000_PSCR_AUTO_MDIX 0x1000
2008#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000
2009
2010#define GG82563_PSCR_DISABLE_JABBER 0x0001
2011#define GG82563_PSCR_POLARITY_REVERSAL_DISABLE 0x0002
2012
2013#define GG82563_PSCR_POWER_DOWN 0x0004
2014#define GG82563_PSCR_COPPER_TRANSMITER_DISABLE 0x0008
2015
2016#define GG82563_PSCR_CROSSOVER_MODE_MASK 0x0060
2017#define GG82563_PSCR_CROSSOVER_MODE_MDI 0x0000
2018
2019#define GG82563_PSCR_CROSSOVER_MODE_MDIX 0x0020
2020
2021#define GG82563_PSCR_CROSSOVER_MODE_AUTO 0x0060
2022
2023#define GG82563_PSCR_ENALBE_EXTENDED_DISTANCE 0x0080
2024
2025#define GG82563_PSCR_ENERGY_DETECT_MASK 0x0300
2026#define GG82563_PSCR_ENERGY_DETECT_OFF 0x0000
2027#define GG82563_PSCR_ENERGY_DETECT_RX 0x0200
2028
2029#define GG82563_PSCR_ENERGY_DETECT_RX_TM 0x0300
2030#define GG82563_PSCR_FORCE_LINK_GOOD 0x0400
2031#define GG82563_PSCR_DOWNSHIFT_ENABLE 0x0800
2032#define GG82563_PSCR_DOWNSHIFT_COUNTER_MASK 0x7000
2033#define GG82563_PSCR_DOWNSHIFT_COUNTER_SHIFT 12
2034
2035
2036#define GG82563_PSSR_JABBER 0x0001
2037#define GG82563_PSSR_POLARITY 0x0002
2038#define GG82563_PSSR_LINK 0x0008
2039#define GG82563_PSSR_ENERGY_DETECT 0x0010
2040#define GG82563_PSSR_DOWNSHIFT 0x0020
2041#define GG82563_PSSR_CROSSOVER_STATUS 0x0040
2042#define GG82563_PSSR_RX_PAUSE_ENABLED 0x0100
2043#define GG82563_PSSR_TX_PAUSE_ENABLED 0x0200
2044#define GG82563_PSSR_LINK_UP 0x0400
2045#define GG82563_PSSR_SPEED_DUPLEX_RESOLVED 0x0800
2046#define GG82563_PSSR_PAGE_RECEIVED 0x1000
2047#define GG82563_PSSR_DUPLEX 0x2000
2048#define GG82563_PSSR_SPEED_MASK 0xC000
2049#define GG82563_PSSR_SPEED_10MBPS 0x0000
2050#define GG82563_PSSR_SPEED_100MBPS 0x4000
2051#define GG82563_PSSR_SPEED_1000MBPS 0x8000
2052
2053
2054#define GG82563_PSSR2_JABBER 0x0001
2055#define GG82563_PSSR2_POLARITY_CHANGED 0x0002
2056#define GG82563_PSSR2_ENERGY_DETECT_CHANGED 0x0010
2057#define GG82563_PSSR2_DOWNSHIFT_INTERRUPT 0x0020
2058#define GG82563_PSSR2_MDI_CROSSOVER_CHANGE 0x0040
2059#define GG82563_PSSR2_FALSE_CARRIER 0x0100
2060#define GG82563_PSSR2_SYMBOL_ERROR 0x0200
2061#define GG82563_PSSR2_LINK_STATUS_CHANGED 0x0400
2062#define GG82563_PSSR2_AUTO_NEG_COMPLETED 0x0800
2063#define GG82563_PSSR2_PAGE_RECEIVED 0x1000
2064#define GG82563_PSSR2_DUPLEX_CHANGED 0x2000
2065#define GG82563_PSSR2_SPEED_CHANGED 0x4000
2066#define GG82563_PSSR2_AUTO_NEG_ERROR 0x8000
2067
2068
2069#define GG82563_PSCR2_10BT_POLARITY_FORCE 0x0002
2070
2071#define GG82563_PSCR2_1000MB_TEST_SELECT_MASK 0x000C
2072#define GG82563_PSCR2_1000MB_TEST_SELECT_NORMAL 0x0000
2073
2074#define GG82563_PSCR2_1000MB_TEST_SELECT_112NS 0x0008
2075
2076#define GG82563_PSCR2_1000MB_TEST_SELECT_16NS 0x000C
2077
2078#define GG82563_PSCR2_REVERSE_AUTO_NEG 0x2000
2079
2080#define GG82563_PSCR2_1000BT_DISABLE 0x4000
2081
2082#define GG82563_PSCR2_TRANSMITER_TYPE_MASK 0x8000
2083#define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_B 0x0000
2084#define GG82563_PSCR2_TRANSMITTER_TYPE_CLASS_A 0x8000
2085
2086
2087
2088#define GG82563_MSCR_TX_CLK_MASK 0x0007
2089#define GG82563_MSCR_TX_CLK_10MBPS_2_5MHZ 0x0004
2090#define GG82563_MSCR_TX_CLK_100MBPS_25MHZ 0x0005
2091#define GG82563_MSCR_TX_CLK_1000MBPS_2_5MHZ 0x0006
2092#define GG82563_MSCR_TX_CLK_1000MBPS_25MHZ 0x0007
2093
2094#define GG82563_MSCR_ASSERT_CRS_ON_TX 0x0010
2095
2096
2097#define GG82563_DSPD_CABLE_LENGTH 0x0007
2098
2099
2100
2101
2102
2103
2104#define GG82563_KMCR_PHY_LEDS_EN 0x0020
2105
2106#define GG82563_KMCR_FORCE_LINK_UP 0x0040
2107#define GG82563_KMCR_SUPPRESS_SGMII_EPD_EXT 0x0080
2108#define GG82563_KMCR_MDIO_BUS_SPEED_SELECT_MASK 0x0400
2109#define GG82563_KMCR_MDIO_BUS_SPEED_SELECT 0x0400
2110
2111#define GG82563_KMCR_PASS_FALSE_CARRIER 0x0800
2112
2113
2114#define GG82563_PMCR_ENABLE_ELECTRICAL_IDLE 0x0001
2115
2116#define GG82563_PMCR_DISABLE_PORT 0x0002
2117#define GG82563_PMCR_DISABLE_SERDES 0x0004
2118#define GG82563_PMCR_REVERSE_AUTO_NEG 0x0008
2119
2120#define GG82563_PMCR_DISABLE_1000_NON_D0 0x0010
2121
2122#define GG82563_PMCR_DISABLE_1000 0x0020
2123
2124#define GG82563_PMCR_REVERSE_AUTO_NEG_D0A 0x0040
2125
2126#define GG82563_PMCR_FORCE_POWER_STATE 0x0080
2127#define GG82563_PMCR_PROGRAMMED_POWER_STATE_MASK 0x0300
2128#define GG82563_PMCR_PROGRAMMED_POWER_STATE_DR 0x0000
2129#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0U 0x0100
2130#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D0A 0x0200
2131#define GG82563_PMCR_PROGRAMMED_POWER_STATE_D3 0x0300
2132
2133
2134#define GG82563_ICR_DIS_PADDING 0x0010
2135
2136
2137
2138
2139
2140
2141#define GG82563_PAGE_SHIFT 5
2142#define GG82563_REG(page, reg) \
2143 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
2144#define GG82563_MIN_ALT_REG 30
2145
2146
2147#define GG82563_PHY_SPEC_CTRL \
2148 GG82563_REG(0, 16)
2149#define GG82563_PHY_SPEC_STATUS \
2150 GG82563_REG(0, 17)
2151#define GG82563_PHY_INT_ENABLE \
2152 GG82563_REG(0, 18)
2153#define GG82563_PHY_SPEC_STATUS_2 \
2154 GG82563_REG(0, 19)
2155#define GG82563_PHY_RX_ERR_CNTR \
2156 GG82563_REG(0, 21)
2157#define GG82563_PHY_PAGE_SELECT \
2158 GG82563_REG(0, 22)
2159#define GG82563_PHY_SPEC_CTRL_2 \
2160 GG82563_REG(0, 26)
2161#define GG82563_PHY_PAGE_SELECT_ALT \
2162 GG82563_REG(0, 29)
2163#define GG82563_PHY_TEST_CLK_CTRL \
2164 GG82563_REG(0, 30)
2165
2166#define GG82563_PHY_MAC_SPEC_CTRL \
2167 GG82563_REG(2, 21)
2168#define GG82563_PHY_MAC_SPEC_CTRL_2 \
2169 GG82563_REG(2, 26)
2170
2171#define GG82563_PHY_DSP_DISTANCE \
2172 GG82563_REG(5, 26)
2173
2174
2175#define GG82563_PHY_KMRN_MODE_CTRL \
2176 GG82563_REG(193, 16)
2177#define GG82563_PHY_PORT_RESET \
2178 GG82563_REG(193, 17)
2179#define GG82563_PHY_REVISION_ID \
2180 GG82563_REG(193, 18)
2181#define GG82563_PHY_DEVICE_ID \
2182 GG82563_REG(193, 19)
2183#define GG82563_PHY_PWR_MGMT_CTRL \
2184 GG82563_REG(193, 20)
2185#define GG82563_PHY_RATE_ADAPT_CTRL \
2186 GG82563_REG(193, 25)
2187
2188
2189#define GG82563_PHY_KMRN_FIFO_CTRL_STAT \
2190 GG82563_REG(194, 16)
2191#define GG82563_PHY_KMRN_CTRL \
2192 GG82563_REG(194, 17)
2193#define GG82563_PHY_INBAND_CTRL \
2194 GG82563_REG(194, 18)
2195#define GG82563_PHY_KMRN_DIAGNOSTIC \
2196 GG82563_REG(194, 19)
2197#define GG82563_PHY_ACK_TIMEOUTS \
2198 GG82563_REG(194, 20)
2199#define GG82563_PHY_ADV_ABILITY \
2200 GG82563_REG(194, 21)
2201#define GG82563_PHY_LINK_PARTNER_ADV_ABILITY \
2202 GG82563_REG(194, 23)
2203#define GG82563_PHY_ADV_NEXT_PAGE \
2204 GG82563_REG(194, 24)
2205#define GG82563_PHY_LINK_PARTNER_ADV_NEXT_PAGE \
2206 GG82563_REG(194, 25)
2207#define GG82563_PHY_KMRN_MISC \
2208 GG82563_REG(194, 26)
2209
2210
2211#define MII_CR_SPEED_SELECT_MSB 0x0040
2212#define MII_CR_COLL_TEST_ENABLE 0x0080
2213#define MII_CR_FULL_DUPLEX 0x0100
2214#define MII_CR_RESTART_AUTO_NEG 0x0200
2215#define MII_CR_ISOLATE 0x0400
2216#define MII_CR_POWER_DOWN 0x0800
2217#define MII_CR_AUTO_NEG_EN 0x1000
2218#define MII_CR_SPEED_SELECT_LSB 0x2000
2219#define MII_CR_LOOPBACK 0x4000
2220#define MII_CR_RESET 0x8000
2221
2222
2223#define MII_SR_EXTENDED_CAPS 0x0001
2224#define MII_SR_JABBER_DETECT 0x0002
2225#define MII_SR_LINK_STATUS 0x0004
2226#define MII_SR_AUTONEG_CAPS 0x0008
2227#define MII_SR_REMOTE_FAULT 0x0010
2228#define MII_SR_AUTONEG_COMPLETE 0x0020
2229#define MII_SR_PREAMBLE_SUPPRESS 0x0040
2230#define MII_SR_EXTENDED_STATUS 0x0100
2231#define MII_SR_100T2_HD_CAPS 0x0200
2232#define MII_SR_100T2_FD_CAPS 0x0400
2233#define MII_SR_10T_HD_CAPS 0x0800
2234#define MII_SR_10T_FD_CAPS 0x1000
2235#define MII_SR_100X_HD_CAPS 0x2000
2236#define MII_SR_100X_FD_CAPS 0x4000
2237#define MII_SR_100T4_CAPS 0x8000
2238
2239
2240#define NWAY_AR_SELECTOR_FIELD 0x0001
2241#define NWAY_AR_10T_HD_CAPS 0x0020
2242#define NWAY_AR_10T_FD_CAPS 0x0040
2243#define NWAY_AR_100TX_HD_CAPS 0x0080
2244#define NWAY_AR_100TX_FD_CAPS 0x0100
2245#define NWAY_AR_100T4_CAPS 0x0200
2246#define NWAY_AR_PAUSE 0x0400
2247#define NWAY_AR_ASM_DIR 0x0800
2248#define NWAY_AR_REMOTE_FAULT 0x2000
2249#define NWAY_AR_NEXT_PAGE 0x8000
2250
2251
2252#define NWAY_LPAR_SELECTOR_FIELD 0x0000
2253#define NWAY_LPAR_10T_HD_CAPS 0x0020
2254#define NWAY_LPAR_10T_FD_CAPS 0x0040
2255#define NWAY_LPAR_100TX_HD_CAPS 0x0080
2256#define NWAY_LPAR_100TX_FD_CAPS 0x0100
2257#define NWAY_LPAR_100T4_CAPS 0x0200
2258#define NWAY_LPAR_PAUSE 0x0400
2259#define NWAY_LPAR_ASM_DIR 0x0800
2260#define NWAY_LPAR_REMOTE_FAULT 0x2000
2261#define NWAY_LPAR_ACKNOWLEDGE 0x4000
2262#define NWAY_LPAR_NEXT_PAGE 0x8000
2263
2264
2265#define NWAY_ER_LP_NWAY_CAPS 0x0001
2266#define NWAY_ER_PAGE_RXD 0x0002
2267#define NWAY_ER_NEXT_PAGE_CAPS 0x0004
2268#define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008
2269#define NWAY_ER_PAR_DETECT_FAULT 0x0100
2270
2271
2272#define NPTX_MSG_CODE_FIELD 0x0001
2273#define NPTX_TOGGLE 0x0800
2274
2275
2276#define NPTX_ACKNOWLDGE2 0x1000
2277
2278
2279#define NPTX_MSG_PAGE 0x2000
2280#define NPTX_NEXT_PAGE 0x8000
2281
2282
2283
2284
2285#define LP_RNPR_MSG_CODE_FIELD 0x0001
2286#define LP_RNPR_TOGGLE 0x0800
2287
2288
2289#define LP_RNPR_ACKNOWLDGE2 0x1000
2290
2291
2292#define LP_RNPR_MSG_PAGE 0x2000
2293#define LP_RNPR_ACKNOWLDGE 0x4000
2294#define LP_RNPR_NEXT_PAGE 0x8000
2295
2296
2297
2298
2299#define CR_1000T_ASYM_PAUSE 0x0080
2300#define CR_1000T_HD_CAPS 0x0100
2301#define CR_1000T_FD_CAPS 0x0200
2302#define CR_1000T_REPEATER_DTE 0x0400
2303
2304#define CR_1000T_MS_VALUE 0x0800
2305
2306#define CR_1000T_MS_ENABLE 0x1000
2307
2308#define CR_1000T_TEST_MODE_NORMAL 0x0000
2309#define CR_1000T_TEST_MODE_1 0x2000
2310#define CR_1000T_TEST_MODE_2 0x4000
2311#define CR_1000T_TEST_MODE_3 0x6000
2312#define CR_1000T_TEST_MODE_4 0x8000
2313
2314
2315#define SR_1000T_IDLE_ERROR_CNT 0x00FF
2316#define SR_1000T_ASYM_PAUSE_DIR 0x0100
2317#define SR_1000T_LP_HD_CAPS 0x0400
2318#define SR_1000T_LP_FD_CAPS 0x0800
2319#define SR_1000T_REMOTE_RX_STATUS 0x1000
2320#define SR_1000T_LOCAL_RX_STATUS 0x2000
2321#define SR_1000T_MS_CONFIG_RES 0x4000
2322#define SR_1000T_MS_CONFIG_FAULT 0x8000
2323#define SR_1000T_REMOTE_RX_STATUS_SHIFT 12
2324#define SR_1000T_LOCAL_RX_STATUS_SHIFT 13
2325
2326
2327#define IEEE_ESR_1000T_HD_CAPS 0x1000
2328#define IEEE_ESR_1000T_FD_CAPS 0x2000
2329#define IEEE_ESR_1000X_HD_CAPS 0x4000
2330#define IEEE_ESR_1000X_FD_CAPS 0x8000
2331
2332#define PHY_TX_POLARITY_MASK 0x0100
2333#define PHY_TX_NORMAL_POLARITY 0
2334
2335#define AUTO_POLARITY_DISABLE 0x0010
2336
2337
2338
2339#define M88E1000_PSCR_JABBER_DISABLE 0x0001
2340#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002
2341#define M88E1000_PSCR_SQE_TEST 0x0004
2342#define M88E1000_PSCR_CLK125_DISABLE 0x0010
2343
2344
2345#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000
2346
2347#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020
2348#define M88E1000_PSCR_AUTO_X_1000T 0x0040
2349
2350
2351
2352#define M88E1000_PSCR_AUTO_X_MODE 0x0060
2353
2354
2355#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080
2356
2357
2358
2359#define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100
2360
2361
2362#define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200
2363#define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400
2364#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800
2365
2366#define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1
2367#define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5
2368#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7
2369
2370
2371#define M88E1000_PSSR_JABBER 0x0001
2372#define M88E1000_PSSR_REV_POLARITY 0x0002
2373#define M88E1000_PSSR_MDIX 0x0040
2374#define M88E1000_PSSR_CABLE_LENGTH 0x0380
2375
2376#define M88E1000_PSSR_LINK 0x0400
2377#define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800
2378#define M88E1000_PSSR_PAGE_RCVD 0x1000
2379#define M88E1000_PSSR_DPLX 0x2000
2380#define M88E1000_PSSR_SPEED 0xC000
2381#define M88E1000_PSSR_10MBS 0x0000
2382#define M88E1000_PSSR_100MBS 0x4000
2383#define M88E1000_PSSR_1000MBS 0x8000
2384
2385#define M88E1000_PSSR_REV_POLARITY_SHIFT 1
2386#define M88E1000_PSSR_MDIX_SHIFT 6
2387#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
2388
2389
2390#define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000
2391#define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000
2392
2393
2394
2395
2396
2397
2398#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
2399#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
2400#define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400
2401#define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800
2402#define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00
2403
2404
2405#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
2406#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000
2407#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
2408#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200
2409#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300
2410#define M88E1000_EPSCR_TX_CLK_2_5 0x0060
2411#define M88E1000_EPSCR_TX_CLK_25 0x0070
2412#define M88E1000_EPSCR_TX_CLK_0 0x0000
2413
2414
2415#define M88E1000_E_PHY_ID 0x01410C50
2416#define M88E1000_I_PHY_ID 0x01410C30
2417#define M88E1011_I_PHY_ID 0x01410C20
2418#define M88E1000_12_PHY_ID M88E1000_E_PHY_ID
2419#define M88E1000_14_PHY_ID M88E1000_E_PHY_ID
2420#define IGP01E1000_I_PHY_ID 0x02A80380
2421#define M88E1011_I_REV_4 0x04
2422#define M88E1111_I_PHY_ID 0x01410CC0
2423#define L1LXT971A_PHY_ID 0x001378E0
2424#define GG82563_E_PHY_ID 0x01410CA0
2425
2426#define BME1000_E_PHY_ID 0x01410CB0
2427
2428#define I210_I_PHY_ID 0x01410C00
2429
2430
2431#define PHY_PREAMBLE 0xFFFFFFFF
2432#define PHY_SOF 0x01
2433#define PHY_OP_READ 0x02
2434#define PHY_OP_WRITE 0x01
2435#define PHY_TURNAROUND 0x02
2436#define PHY_PREAMBLE_SIZE 32
2437#define MII_CR_SPEED_1000 0x0040
2438#define MII_CR_SPEED_100 0x2000
2439#define MII_CR_SPEED_10 0x0000
2440#define E1000_PHY_ADDRESS 0x01
2441#define PHY_AUTO_NEG_TIME 80
2442#define PHY_FORCE_TIME 20
2443#define PHY_REVISION_MASK 0xFFFFFFF0
2444#define DEVICE_SPEED_MASK 0x00000300
2445#define REG4_SPEED_MASK 0x01E0
2446#define REG9_SPEED_MASK 0x0300
2447#define ADVERTISE_10_HALF 0x0001
2448#define ADVERTISE_10_FULL 0x0002
2449#define ADVERTISE_100_HALF 0x0004
2450#define ADVERTISE_100_FULL 0x0008
2451#define ADVERTISE_1000_HALF 0x0010
2452#define ADVERTISE_1000_FULL 0x0020
2453
2454#define ICH_FLASH_GFPREG 0x0000
2455#define ICH_FLASH_HSFSTS 0x0004
2456#define ICH_FLASH_HSFCTL 0x0006
2457#define ICH_FLASH_FADDR 0x0008
2458#define ICH_FLASH_FDATA0 0x0010
2459#define ICH_FLASH_FRACC 0x0050
2460#define ICH_FLASH_FREG0 0x0054
2461#define ICH_FLASH_FREG1 0x0058
2462#define ICH_FLASH_FREG2 0x005C
2463#define ICH_FLASH_FREG3 0x0060
2464#define ICH_FLASH_FPR0 0x0074
2465#define ICH_FLASH_FPR1 0x0078
2466#define ICH_FLASH_SSFSTS 0x0090
2467#define ICH_FLASH_SSFCTL 0x0092
2468#define ICH_FLASH_PREOP 0x0094
2469#define ICH_FLASH_OPTYPE 0x0096
2470#define ICH_FLASH_OPMENU 0x0098
2471
2472#define ICH_FLASH_REG_MAPSIZE 0x00A0
2473#define ICH_FLASH_SECTOR_SIZE 4096
2474#define ICH_GFPREG_BASE_MASK 0x1FFF
2475#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF
2476
2477#define E1000_SW_FW_SYNC 0x05B5C
2478
2479
2480#define EEPROM_STATUS_RDY_SPI 0x01
2481#define EEPROM_STATUS_WEN_SPI 0x02
2482#define EEPROM_STATUS_BP0_SPI 0x04
2483#define EEPROM_STATUS_BP1_SPI 0x08
2484#define EEPROM_STATUS_WPEN_SPI 0x80
2485
2486
2487#define E1000_SWSM_SMBI 0x00000001
2488#define E1000_SWSM_SWESMBI 0x00000002
2489#define E1000_SWSM_WMNG 0x00000004
2490#define E1000_SWSM_DRV_LOAD 0x00000008
2491
2492
2493#define E1000_FWSM_MODE_MASK 0x0000000E
2494#define E1000_FWSM_MODE_SHIFT 1
2495#define E1000_FWSM_FW_VALID 0x00008000
2496
2497#define E1000_FWSM_RSPCIPHY 0x00000040
2498#define E1000_FWSM_DISSW 0x10000000
2499#define E1000_FWSM_SKUSEL_MASK 0x60000000
2500#define E1000_FWSM_SKUEL_SHIFT 29
2501#define E1000_FWSM_SKUSEL_EMB 0x0
2502#define E1000_FWSM_SKUSEL_CONS 0x1
2503#define E1000_FWSM_SKUSEL_PERF_100 0x2
2504#define E1000_FWSM_SKUSEL_PERF_GBE 0x3
2505
2506#define E1000_GCR 0x05B00
2507#define E1000_GSCL_1 0x05B10
2508#define E1000_GSCL_2 0x05B14
2509#define E1000_GSCL_3 0x05B18
2510#define E1000_GSCL_4 0x05B1C
2511#define E1000_FACTPS 0x05B30
2512#define E1000_SWSM 0x05B50
2513#define E1000_FWSM 0x05B54
2514#define E1000_FFLT_DBG 0x05F04
2515#define E1000_HICR 0x08F00
2516
2517#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
2518#define IGP_ACTIVITY_LED_ENABLE 0x0300
2519#define IGP_LED3_MODE 0x07000000
2520
2521
2522#define EEPROM_PHY_CLASS_A 0x8000
2523#define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F
2524#define AUTONEG_ADVERTISE_10_100_ALL 0x000F
2525#define AUTONEG_ADVERTISE_10_ALL 0x0003
2526
2527#define E1000_KUMCTRLSTA_MASK 0x0000FFFF
2528#define E1000_KUMCTRLSTA_OFFSET 0x001F0000
2529#define E1000_KUMCTRLSTA_OFFSET_SHIFT 16
2530#define E1000_KUMCTRLSTA_REN 0x00200000
2531
2532#define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000
2533#define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001
2534#define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002
2535#define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003
2536#define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004
2537#define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009
2538#define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010
2539#define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E
2540#define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F
2541
2542
2543#define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008
2544#define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800
2545
2546
2547#define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500
2548#define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010
2549
2550
2551#define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004
2552#define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000
2553
2554#define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E
2555
2556#define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000
2557#define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000
2558
2559#define E1000_KUMCTRLSTA_K0S_100_EN 0x2000
2560#define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000
2561#define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003
2562
2563#define E1000_MNG_ICH_IAMT_MODE 0x2
2564#define E1000_MNG_IAMT_MODE 0x3
2565#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000
2566#define E1000_KUMCTRLSTA 0x00034
2567
2568#define PHY_CFG_TIMEOUT 100
2569#define DEFAULT_80003ES2LAN_TIPG_IPGT_10_100 0x00000009
2570#define DEFAULT_80003ES2LAN_TIPG_IPGT_1000 0x00000008
2571#define AUTO_ALL_MODES 0
2572
2573#ifndef E1000_MASTER_SLAVE
2574
2575#define E1000_MASTER_SLAVE e1000_ms_hw_default
2576#endif
2577
2578#define E1000_TCTL_EXT_BST_MASK 0x000003FF
2579#define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00
2580
2581#define DEFAULT_80003ES2LAN_TCTL_EXT_GCEX 0x00010000
2582
2583#define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL
2584
2585#define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000
2586#define E1000_MC_TBL_SIZE_ICH8LAN 32
2587
2588#define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000
2589
2590#endif
2591