uboot/include/configs/ls1088a_common.h
<<
>>
Prefs
   1/* SPDX-License-Identifier: GPL-2.0+ */
   2/*
   3 * Copyright 2017-2018 NXP
   4 */
   5
   6#ifndef __LS1088_COMMON_H
   7#define __LS1088_COMMON_H
   8
   9/* SPL build */
  10#ifdef CONFIG_SPL_BUILD
  11#define SPL_NO_BOARDINFO
  12#define SPL_NO_QIXIS
  13#define SPL_NO_PCI
  14#define SPL_NO_ENV
  15#define SPL_NO_RTC
  16#define SPL_NO_USB
  17#define SPL_NO_SATA
  18#define SPL_NO_QSPI
  19#define SPL_NO_IFC
  20#undef CONFIG_DISPLAY_CPUINFO
  21#endif
  22
  23#define CONFIG_REMAKE_ELF
  24
  25#include <asm/arch/stream_id_lsch3.h>
  26#include <asm/arch/config.h>
  27#include <asm/arch/soc.h>
  28
  29#define LS1088ARDB_PB_BOARD            0x4A
  30/* Link Definitions */
  31#ifdef CONFIG_TFABOOT
  32#define CONFIG_SYS_INIT_SP_ADDR         CONFIG_SYS_TEXT_BASE
  33#else
  34#define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
  35#endif
  36
  37/* Link Definitions */
  38#ifdef CONFIG_TFABOOT
  39#define CONFIG_SYS_FSL_QSPI_BASE        0x20000000
  40#else
  41#ifdef CONFIG_QSPI_BOOT
  42#define CONFIG_SYS_FSL_QSPI_BASE        0x20000000
  43#define CONFIG_ENV_OFFSET               0x300000        /* 3MB */
  44#define CONFIG_ENV_ADDR                 (CONFIG_SYS_FSL_QSPI_BASE + \
  45                                                CONFIG_ENV_OFFSET)
  46#endif
  47#endif
  48
  49#define CONFIG_SKIP_LOWLEVEL_INIT
  50
  51#define CONFIG_VERY_BIG_RAM
  52#define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
  53#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
  54#define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
  55#define CONFIG_SYS_DDR_BLOCK2_BASE      0x8080000000ULL
  56#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS       1
  57/*
  58 * SMP Definitinos
  59 */
  60#define CPU_RELEASE_ADDR                secondary_boot_func
  61
  62#ifdef CONFIG_PCI
  63#define CONFIG_CMD_PCI
  64#endif
  65
  66/* Size of malloc() pool */
  67#define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 2048 * 1024)
  68
  69/* I2C */
  70#ifndef CONFIG_DM_I2C
  71#define CONFIG_SYS_I2C
  72#endif
  73
  74
  75/* Serial Port */
  76#define CONFIG_SYS_NS16550_SERIAL
  77#define CONFIG_SYS_NS16550_REG_SIZE     1
  78#define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0) / 2)
  79
  80#define CONFIG_BAUDRATE                 115200
  81#define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
  82
  83#if !defined(SPL_NO_IFC) || defined(CONFIG_TARGET_LS1088AQDS)
  84/* IFC */
  85#define CONFIG_FSL_IFC
  86#endif
  87
  88/*
  89 * During booting, IFC is mapped at the region of 0x30000000.
  90 * But this region is limited to 256MB. To accommodate NOR, promjet
  91 * and FPGA. This region is divided as below:
  92 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
  93 * 0x38000000 - 0x3BFFFFFF : 64MB  : Promjet
  94 * 0x3C000000 - 0x40000000 : 64MB  : FPGA etc
  95 *
  96 * To accommodate bigger NOR flash and other devices, we will map IFC
  97 * chip selects to as below:
  98 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
  99 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
 100 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
 101 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
 102 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
 103 *
 104 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
 105 * CONFIG_SYS_FLASH_BASE has the final address (core view)
 106 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
 107 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
 108 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
 109 */
 110
 111#define CONFIG_SYS_FLASH_BASE                   0x580000000ULL
 112#define CONFIG_SYS_FLASH_BASE_PHYS              0x80000000
 113#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
 114
 115#define CONFIG_SYS_FLASH1_BASE_PHYS             0xC0000000
 116#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY       0x8000000
 117
 118#ifndef __ASSEMBLY__
 119unsigned long long get_qixis_addr(void);
 120#endif
 121
 122#define QIXIS_BASE                              get_qixis_addr()
 123#define QIXIS_BASE_PHYS                         0x20000000
 124#define QIXIS_BASE_PHYS_EARLY                   0xC000000
 125
 126
 127#define CONFIG_SYS_NAND_BASE                    0x530000000ULL
 128#define CONFIG_SYS_NAND_BASE_PHYS               0x30000000
 129
 130
 131/* MC firmware */
 132/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
 133#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH     0x20000
 134#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET    0x00F00000
 135#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH     0x20000
 136#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET    0x00F20000
 137#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH    0x200000
 138#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET   0x07000000
 139
 140/* Define phy_reset function to boot the MC based on mcinitcmd.
 141 * This happens late enough to properly fixup u-boot env MAC addresses.
 142 */
 143#define CONFIG_RESET_PHY_R
 144
 145/*
 146 * Carve out a DDR region which will not be used by u-boot/Linux
 147 *
 148 * It will be used by MC and Debug Server. The MC region must be
 149 * 512MB aligned, so the min size to hide is 512MB.
 150 */
 151
 152#if defined(CONFIG_FSL_MC_ENET)
 153#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE            (128UL * 1024 * 1024)
 154#endif
 155/* Command line configuration */
 156#define CONFIG_CMD_CACHE
 157
 158/* Miscellaneous configurable options */
 159#define CONFIG_SYS_LOAD_ADDR    (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
 160
 161/* SATA */
 162#ifdef CONFIG_SCSI
 163#define CONFIG_SCSI_AHCI_PLAT
 164#define CONFIG_SYS_SATA1                AHCI_BASE_ADDR1
 165
 166#define CONFIG_SYS_SCSI_MAX_SCSI_ID     1
 167#define CONFIG_SYS_SCSI_MAX_LUN         1
 168#define CONFIG_SYS_SCSI_MAX_DEVICE      (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
 169                                        CONFIG_SYS_SCSI_MAX_LUN)
 170#endif
 171
 172/* Physical Memory Map */
 173#define CONFIG_CHIP_SELECTS_PER_CTRL    4
 174
 175#define CONFIG_HWCONFIG
 176#define HWCONFIG_BUFFER_SIZE            128
 177
 178/* #define CONFIG_DISPLAY_CPUINFO */
 179
 180#ifndef SPL_NO_ENV
 181/* Allow to overwrite serial and ethaddr */
 182#define CONFIG_ENV_OVERWRITE
 183
 184/* Initial environment variables */
 185#define CONFIG_EXTRA_ENV_SETTINGS               \
 186        "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
 187        "loadaddr=0x80100000\0"                 \
 188        "kernel_addr=0x100000\0"                \
 189        "ramdisk_addr=0x800000\0"               \
 190        "ramdisk_size=0x2000000\0"              \
 191        "fdt_high=0xa0000000\0"                 \
 192        "initrd_high=0xffffffffffffffff\0"      \
 193        "kernel_start=0x581000000\0"            \
 194        "kernel_load=0xa0000000\0"              \
 195        "kernel_size=0x2800000\0"               \
 196        "console=ttyAMA0,38400n8\0"             \
 197        "mcinitcmd=fsl_mc start mc 0x580a00000" \
 198        " 0x580e00000 \0"
 199
 200#ifndef CONFIG_TFABOOT
 201#if defined(CONFIG_QSPI_BOOT)
 202#define CONFIG_BOOTCOMMAND      "sf probe 0:0;" \
 203                                "sf read 0x80001000 0xd00000 0x100000;"\
 204                                " fsl_mc lazyapply dpl 0x80001000 &&" \
 205                                " sf read $kernel_load $kernel_start" \
 206                                " $kernel_size && bootm $kernel_load"
 207#elif defined(CONFIG_SD_BOOT)
 208#define CONFIG_BOOTCOMMAND      "mmcinfo;mmc read 0x80001000 0x6800 0x800;"\
 209                                " fsl_mc lazyapply dpl 0x80001000 &&" \
 210                                " mmc read $kernel_load $kernel_start" \
 211                                " $kernel_size && bootm $kernel_load"
 212#else /* NOR BOOT*/
 213#define CONFIG_BOOTCOMMAND      "fsl_mc lazyapply dpl 0x580d00000 &&" \
 214                                " cp.b $kernel_start $kernel_load" \
 215                                " $kernel_size && bootm $kernel_load"
 216#endif
 217#endif /* CONFIG_TFABOOT  */
 218#endif
 219
 220/* Monitor Command Prompt */
 221#define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
 222#define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
 223                                        sizeof(CONFIG_SYS_PROMPT) + 16)
 224#define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE /* Boot args buffer */
 225#define CONFIG_SYS_MAXARGS              64      /* max command args */
 226
 227#ifdef CONFIG_SPL
 228#define CONFIG_SPL_BSS_START_ADDR      0x80100000
 229#define CONFIG_SPL_BSS_MAX_SIZE                0x00100000
 230#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
 231#define CONFIG_SPL_MAX_SIZE            0x16000
 232#define CONFIG_SPL_STACK               (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
 233#define CONFIG_SPL_TARGET              "u-boot-with-spl.bin"
 234
 235#define CONFIG_SYS_SPL_MALLOC_SIZE     0x00100000
 236#define CONFIG_SYS_SPL_MALLOC_START    0x80200000
 237
 238#ifdef CONFIG_SECURE_BOOT
 239#define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
 240/*
 241 * HDR would be appended at end of image and copied to DDR along
 242 * with U-Boot image. Here u-boot max. size is 512K. So if binary
 243 * size increases then increase this size in case of secure boot as
 244 * it uses raw u-boot image instead of fit image.
 245 */
 246#define CONFIG_SYS_MONITOR_LEN         (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
 247#else
 248#define CONFIG_SYS_MONITOR_LEN         0x100000
 249#endif /* ifdef CONFIG_SECURE_BOOT */
 250
 251#endif
 252#define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
 253
 254#endif /* __LS1088_COMMON_H */
 255