1
2
3
4
5
6#include <common.h>
7#include <fsl_ddr_sdram.h>
8
9#include <fsl_ddr.h>
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33static unsigned long long
34compute_ranksize(unsigned int mem_type, unsigned char row_dens)
35{
36 unsigned long long bsize;
37
38
39 bsize = ((row_dens >> 2) | ((row_dens & 3) << 6));
40 bsize <<= 24ULL;
41 debug("DDR: DDR I rank density = 0x%16llx\n", bsize);
42
43 return bsize;
44}
45
46
47
48
49
50
51
52
53
54
55
56static unsigned int
57convert_bcd_tenths_to_cycle_time_ps(unsigned int spd_val)
58{
59
60 unsigned int tenths_ps[16] = {
61 0,
62 100,
63 200,
64 300,
65 400,
66 500,
67 600,
68 700,
69 800,
70 900,
71 250,
72 330,
73 660,
74 750,
75 0,
76 0
77 };
78
79 unsigned int whole_ns = (spd_val & 0xF0) >> 4;
80 unsigned int tenth_ns = spd_val & 0x0F;
81 unsigned int ps = whole_ns * 1000 + tenths_ps[tenth_ns];
82
83 return ps;
84}
85
86static unsigned int
87convert_bcd_hundredths_to_cycle_time_ps(unsigned int spd_val)
88{
89 unsigned int tenth_ns = (spd_val & 0xF0) >> 4;
90 unsigned int hundredth_ns = spd_val & 0x0F;
91 unsigned int ps = tenth_ns * 100 + hundredth_ns * 10;
92
93 return ps;
94}
95
96static unsigned int byte40_table_ps[8] = {
97 0,
98 250,
99 330,
100 500,
101 660,
102 750,
103 0,
104 0
105};
106
107static unsigned int
108compute_trfc_ps_from_spd(unsigned char trctrfc_ext, unsigned char trfc)
109{
110 return ((trctrfc_ext & 0x1) * 256 + trfc) * 1000
111 + byte40_table_ps[(trctrfc_ext >> 1) & 0x7];
112}
113
114static unsigned int
115compute_trc_ps_from_spd(unsigned char trctrfc_ext, unsigned char trc)
116{
117 return trc * 1000 + byte40_table_ps[(trctrfc_ext >> 4) & 0x7];
118}
119
120
121
122
123
124
125
126
127
128
129
130
131
132static unsigned int
133compute_tckmax_from_spd_ps(unsigned int byte43)
134{
135 return (byte43 >> 2) * 1000 + (byte43 & 0x3) * 250;
136}
137
138
139
140
141
142
143static unsigned int
144determine_refresh_rate_ps(const unsigned int spd_refresh)
145{
146 unsigned int refresh_time_ps[8] = {
147 15625000,
148 3900000,
149 7800000,
150 31300000,
151 62500000,
152 125000000,
153 15625000,
154 15625000,
155 };
156
157 return refresh_time_ps[spd_refresh & 0x7];
158}
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185unsigned short ddr1_speed_bins[] = {0, 7500, 6000, 5000 };
186
187unsigned int
188compute_derated_DDR1_CAS_latency(unsigned int mclk_ps)
189{
190 const unsigned int num_speed_bins = ARRAY_SIZE(ddr1_speed_bins);
191 unsigned int lowest_tCKmin_found = 0;
192 unsigned int lowest_tCKmin_CL = 0;
193 unsigned int i;
194
195 debug("mclk_ps = %u\n", mclk_ps);
196
197 for (i = 0; i < num_speed_bins; i++) {
198 unsigned int x = ddr1_speed_bins[i];
199 debug("i=%u, x = %u, lowest_tCKmin_found = %u\n",
200 i, x, lowest_tCKmin_found);
201 if (x && lowest_tCKmin_found <= x && x <= mclk_ps) {
202 lowest_tCKmin_found = x;
203 lowest_tCKmin_CL = i + 1;
204 }
205 }
206
207 debug("lowest_tCKmin_CL = %u\n", lowest_tCKmin_CL);
208
209 return lowest_tCKmin_CL;
210}
211
212
213
214
215
216
217
218
219
220unsigned int ddr_compute_dimm_parameters(const unsigned int ctrl_num,
221 const ddr1_spd_eeprom_t *spd,
222 dimm_params_t *pdimm,
223 unsigned int dimm_number)
224{
225 unsigned int retval;
226
227 if (spd->mem_type) {
228 if (spd->mem_type != SPD_MEMTYPE_DDR) {
229 printf("DIMM %u: is not a DDR1 SPD.\n", dimm_number);
230 return 1;
231 }
232 } else {
233 memset(pdimm, 0, sizeof(dimm_params_t));
234 return 1;
235 }
236
237 retval = ddr1_spd_check(spd);
238 if (retval) {
239 printf("DIMM %u: failed checksum\n", dimm_number);
240 return 2;
241 }
242
243
244
245
246
247
248 memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
249 memcpy(pdimm->mpart, spd->mpart, sizeof(pdimm->mpart) - 1);
250
251
252 pdimm->n_ranks = spd->nrows;
253 pdimm->rank_density = compute_ranksize(spd->mem_type, spd->bank_dens);
254 pdimm->capacity = pdimm->n_ranks * pdimm->rank_density;
255 pdimm->data_width = spd->dataw_lsb;
256 pdimm->primary_sdram_width = spd->primw;
257 pdimm->ec_sdram_width = spd->ecw;
258
259
260
261
262
263
264 pdimm->registered_dimm = 0;
265
266
267 pdimm->n_row_addr = spd->nrow_addr;
268 pdimm->n_col_addr = spd->ncol_addr;
269 pdimm->n_banks_per_sdram_device = spd->nbanks;
270 pdimm->edc_config = spd->config;
271 pdimm->burst_lengths_bitmask = spd->burstl;
272
273
274
275
276
277
278 pdimm->tckmin_x_ps
279 = convert_bcd_tenths_to_cycle_time_ps(spd->clk_cycle);
280 pdimm->tckmin_x_minus_1_ps
281 = convert_bcd_tenths_to_cycle_time_ps(spd->clk_cycle2);
282 pdimm->tckmin_x_minus_2_ps
283 = convert_bcd_tenths_to_cycle_time_ps(spd->clk_cycle3);
284
285 pdimm->tckmax_ps = compute_tckmax_from_spd_ps(spd->tckmax);
286
287
288
289
290
291
292
293
294 pdimm->caslat_x = __ilog2(spd->cas_lat);
295 pdimm->caslat_x_minus_1 = __ilog2(spd->cas_lat
296 & ~(1 << pdimm->caslat_x));
297 pdimm->caslat_x_minus_2 = __ilog2(spd->cas_lat
298 & ~(1 << pdimm->caslat_x)
299 & ~(1 << pdimm->caslat_x_minus_1));
300
301
302 pdimm->caslat_lowest_derated = compute_derated_DDR1_CAS_latency(
303 get_memory_clk_period_ps(ctrl_num));
304
305
306 pdimm->trcd_ps = spd->trcd * 250;
307 pdimm->trp_ps = spd->trp * 250;
308 pdimm->tras_ps = spd->tras * 1000;
309
310 pdimm->twr_ps = mclk_to_picos(ctrl_num, 3);
311 pdimm->twtr_ps = mclk_to_picos(ctrl_num, 1);
312 pdimm->trfc_ps = compute_trfc_ps_from_spd(0, spd->trfc);
313
314 pdimm->trrd_ps = spd->trrd * 250;
315 pdimm->trc_ps = compute_trc_ps_from_spd(0, spd->trc);
316
317 pdimm->refresh_rate_ps = determine_refresh_rate_ps(spd->refresh);
318
319 pdimm->tis_ps = convert_bcd_hundredths_to_cycle_time_ps(spd->ca_setup);
320 pdimm->tih_ps = convert_bcd_hundredths_to_cycle_time_ps(spd->ca_hold);
321 pdimm->tds_ps
322 = convert_bcd_hundredths_to_cycle_time_ps(spd->data_setup);
323 pdimm->tdh_ps
324 = convert_bcd_hundredths_to_cycle_time_ps(spd->data_hold);
325
326 pdimm->trtp_ps = mclk_to_picos(ctrl_num, 2);
327 pdimm->tdqsq_max_ps = spd->tdqsq * 10;
328 pdimm->tqhs_ps = spd->tqhs * 10;
329
330 return 0;
331}
332