uboot/include/configs/M5249EVB.h
<<
>>
Prefs
   1/* SPDX-License-Identifier: GPL-2.0+ */
   2/*
   3 * Configuation settings for the esd TASREG board.
   4 *
   5 * (C) Copyright 2004
   6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
   7 */
   8
   9/*
  10 * board/config.h - configuration options, board specific
  11 */
  12
  13#ifndef _M5249EVB_H
  14#define _M5249EVB_H
  15
  16/*
  17 * High Level Configuration Options
  18 * (easy to change)
  19 */
  20#define CONFIG_MCFTMR
  21
  22#define CONFIG_MCFUART
  23#define CONFIG_SYS_UART_PORT            (0)
  24
  25#undef  CONFIG_WATCHDOG
  26
  27#undef CONFIG_MONITOR_IS_IN_RAM         /* no pre-loader required!!! ;-) */
  28
  29/*
  30 * BOOTP options
  31 */
  32#undef CONFIG_BOOTP_BOOTFILESIZE
  33
  34/*
  35 * Command line configuration.
  36 */
  37
  38#define CONFIG_SYS_DEVICE_NULLDEV       1       /* include nulldev device       */
  39
  40#define CONFIG_SYS_LOAD_ADDR            0x200000        /* default load address */
  41
  42#define CONFIG_SYS_MEMTEST_START        0x400
  43#define CONFIG_SYS_MEMTEST_END          0x380000
  44
  45/*
  46 * Clock configuration: enable only one of the following options
  47 */
  48
  49#undef  CONFIG_SYS_PLL_BYPASS                           /* bypass PLL for test purpose */
  50#define CONFIG_SYS_FAST_CLK             1               /* MCF5249 can run at 140MHz   */
  51#define CONFIG_SYS_CLK                  132025600       /* MCF5249 can run at 140MHz   */
  52
  53/*
  54 * Low Level Configuration Settings
  55 * (address mappings, register initial values, etc.)
  56 * You should know what you are doing if you make changes here.
  57 */
  58
  59#define CONFIG_SYS_MBAR         0x10000000      /* Register Base Addrs */
  60#define CONFIG_SYS_MBAR2                0x80000000
  61
  62/*-----------------------------------------------------------------------
  63 * Definitions for initial stack pointer and data area (in DPRAM)
  64 */
  65#define CONFIG_SYS_INIT_RAM_ADDR        0x20000000
  66#define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in internal SRAM   */
  67#define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
  68#define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
  69
  70#define LDS_BOARD_TEXT \
  71        . = DEFINED(env_offset) ? env_offset : .; \
  72        env/embedded.o(.text);
  73
  74/*-----------------------------------------------------------------------
  75 * Start addresses for the final memory configuration
  76 * (Set up by the startup code)
  77 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
  78 */
  79#define CONFIG_SYS_SDRAM_BASE           0x00000000
  80#define CONFIG_SYS_SDRAM_SIZE           16              /* SDRAM size in MB */
  81#define CONFIG_SYS_FLASH_BASE           (CONFIG_SYS_CS0_BASE)
  82
  83#if 0 /* test-only */
  84#define CONFIG_PRAM             512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
  85#endif
  86
  87#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
  88
  89#define CONFIG_SYS_MONITOR_LEN          0x20000
  90#define CONFIG_SYS_MALLOC_LEN           (1 * 1024*1024) /* Reserve 1 MB for malloc()    */
  91#define CONFIG_SYS_BOOTPARAMS_LEN       64*1024
  92
  93/*
  94 * For booting Linux, the board info and command line data
  95 * have to be in the first 8 MB of memory, since this is
  96 * the maximum mapped by the Linux kernel during initialization ??
  97 */
  98#define CONFIG_SYS_BOOTMAPSZ            (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
  99
 100/*-----------------------------------------------------------------------
 101 * FLASH organization
 102 */
 103#ifdef CONFIG_SYS_FLASH_CFI
 104
 105#       define CONFIG_SYS_FLASH_SIZE            0x1000000       /* Max size that the board might have */
 106#       define CONFIG_SYS_FLASH_CFI_WIDTH       FLASH_CFI_16BIT
 107#       define CONFIG_SYS_MAX_FLASH_BANKS       1       /* max number of memory banks */
 108#       define CONFIG_SYS_MAX_FLASH_SECT        137     /* max number of sectors on one chip */
 109#       define CONFIG_SYS_FLASH_CHECKSUM
 110#       define CONFIG_SYS_FLASH_BANKS_LIST      { CONFIG_SYS_FLASH_BASE }
 111#endif
 112
 113/*-----------------------------------------------------------------------
 114 * Cache Configuration
 115 */
 116#define CONFIG_SYS_CACHELINE_SIZE       16
 117
 118#define ICACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
 119                                         CONFIG_SYS_INIT_RAM_SIZE - 8)
 120#define DCACHE_STATUS                   (CONFIG_SYS_INIT_RAM_ADDR + \
 121                                         CONFIG_SYS_INIT_RAM_SIZE - 4)
 122#define CONFIG_SYS_ICACHE_INV           (CF_CACR_DCM)
 123#define CONFIG_SYS_CACHE_ACR0           (CONFIG_SYS_FLASH_BASE | \
 124                                         CF_ADDRMASK(2) | \
 125                                         CF_ACR_EN | CF_ACR_SM_ALL)
 126#define CONFIG_SYS_CACHE_ACR1           (CONFIG_SYS_SDRAM_BASE | \
 127                                         CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
 128                                         CF_ACR_EN | CF_ACR_SM_ALL)
 129#define CONFIG_SYS_CACHE_ICACR          (CF_CACR_CENB | CF_CACR_CEIB | \
 130                                         CF_CACR_DBWE)
 131
 132/*-----------------------------------------------------------------------
 133 * Memory bank definitions
 134 */
 135
 136/* CS0 - AMD Flash, address 0xffc00000 */
 137#define CONFIG_SYS_CS0_BASE             0xffe00000
 138#define CONFIG_SYS_CS0_CTRL             0x00001980      /* WS=0110, AA=1, PS=10         */
 139/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
 140#define CONFIG_SYS_CS0_MASK             0x003f0021      /* 4MB, AA=0, WP=0, C/I=1, V=1  */
 141
 142/* CS1 - FPGA, address 0xe0000000 */
 143#define CONFIG_SYS_CS1_BASE             0xe0000000
 144#define CONFIG_SYS_CS1_CTRL             0x00000d80      /* WS=0011, AA=1, PS=10         */
 145#define CONFIG_SYS_CS1_MASK             0x00010001      /* 128kB, AA=0, WP=0, C/I=0, V=1*/
 146
 147/*-----------------------------------------------------------------------
 148 * Port configuration
 149 */
 150#define CONFIG_SYS_GPIO_FUNC            0x00000008      /* Set gpio pins: none          */
 151#define CONFIG_SYS_GPIO1_FUNC           0x00df00f0      /* 36-39(SWITCH),48-52(FPGAs),54*/
 152#define CONFIG_SYS_GPIO_EN              0x00000008      /* Set gpio output enable       */
 153#define CONFIG_SYS_GPIO1_EN             0x00c70000      /* Set gpio output enable       */
 154#define CONFIG_SYS_GPIO_OUT             0x00000008      /* Set outputs to default state */
 155#define CONFIG_SYS_GPIO1_OUT            0x00c70000      /* Set outputs to default state */
 156#define CONFIG_SYS_GPIO1_LED            0x00400000      /* user led                     */
 157
 158#endif  /* M5249 */
 159