1/* SPDX-License-Identifier: GPL-2.0+ */ 2/* 3 * Copyright (C) 2014 Stefan Roese <sr@denx.de> 4 */ 5 6#ifndef _CONFIG_SYNOLOGY_DS414_H 7#define _CONFIG_SYNOLOGY_DS414_H 8 9/* 10 * High Level Configuration Options (easy to change) 11 */ 12 13/* 14 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed 15 * for DDR ECC byte filling in the SPL before loading the main 16 * U-Boot into it. 17 */ 18#define CONFIG_SYS_TCLK 250000000 /* 250MHz */ 19 20/* 21 * Commands configuration 22 */ 23 24/* I2C */ 25#define CONFIG_SYS_I2C 26#define CONFIG_SYS_I2C_MVTWSI 27#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE 28#define CONFIG_SYS_I2C_SLAVE 0x0 29#define CONFIG_SYS_I2C_SPEED 100000 30 31/* Environment in SPI NOR flash */ 32 33#define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII 34 35/* PCIe support */ 36#ifndef CONFIG_SPL_BUILD 37#define CONFIG_PCI_SCAN_SHOW 38#endif 39 40/* USB/EHCI/XHCI configuration */ 41 42#define CONFIG_USB_MAX_CONTROLLER_COUNT 2 43 44/* FIXME: broken XHCI support 45 * Below defines should enable support for the two rear USB3 ports. Sadly, this 46 * does not work because: 47 * - xhci-pci seems to not support DM_USB, so with that enabled it is not 48 * found. 49 * - USB init fails, controller does not respond in time */ 50 51#if !defined(CONFIG_USB_XHCI_HCD) 52#define CONFIG_EHCI_IS_TDI 53#endif 54 55/* why is this only defined in mv-common.h if CONFIG_DM is undefined? */ 56 57/* 58 * mv-common.h should be defined after CMD configs since it used them 59 * to enable certain macros 60 */ 61#include "mv-common.h" 62 63/* 64 * Memory layout while starting into the bin_hdr via the 65 * BootROM: 66 * 67 * 0x4000.4000 - 0x4003.4000 headers space (192KiB) 68 * 0x4000.4030 bin_hdr start address 69 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB) 70 * 0x4007.fffc BootROM stack top 71 * 72 * The address space between 0x4007.fffc and 0x400f.fff is not locked in 73 * L2 cache thus cannot be used. 74 */ 75 76/* SPL */ 77/* Defines for SPL */ 78#define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030) 79 80#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10)) 81#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10) 82 83#ifdef CONFIG_SPL_BUILD 84#define CONFIG_SYS_MALLOC_SIMPLE 85#endif 86 87#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10)) 88#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4) 89 90/* SPL related SPI defines */ 91 92/* DS414 bus width is 32bits */ 93#define CONFIG_DDR_32BIT 94 95/* Default Environment */ 96#define CONFIG_BOOTCOMMAND "sf read ${loadaddr} 0xd0000 0x700000; bootm" 97#define CONFIG_LOADADDR 0x80000 98 99#endif /* _CONFIG_SYNOLOGY_DS414_H */ 100