uboot/arch/powerpc/include/asm/immap_85xx.h
<<
>>
Prefs
   1/* SPDX-License-Identifier: GPL-2.0+ */
   2/*
   3 * MPC85xx Internal Memory Map
   4 *
   5 * Copyright 2007-2012 Freescale Semiconductor, Inc.
   6 *
   7 * Copyright(c) 2002,2003 Motorola Inc.
   8 * Xianghua Xiao (x.xiao@motorola.com)
   9 */
  10
  11#ifndef __IMMAP_85xx__
  12#define __IMMAP_85xx__
  13
  14#include <asm/types.h>
  15#include <asm/fsl_dma.h>
  16#include <asm/fsl_i2c.h>
  17#include <fsl_ifc.h>
  18#include <fsl_sec.h>
  19#include <fsl_sfp.h>
  20#include <asm/fsl_lbc.h>
  21#include <fsl_fman.h>
  22#include <fsl_immap.h>
  23
  24typedef struct ccsr_local {
  25        u32     ccsrbarh;       /* CCSR Base Addr High */
  26        u32     ccsrbarl;       /* CCSR Base Addr Low */
  27        u32     ccsrar;         /* CCSR Attr */
  28#define CCSRAR_C        0x80000000      /* Commit */
  29        u8      res1[4];
  30        u32     altcbarh;       /* Alternate Configuration Base Addr High */
  31        u32     altcbarl;       /* Alternate Configuration Base Addr Low */
  32        u32     altcar;         /* Alternate Configuration Attr */
  33        u8      res2[4];
  34        u32     bstrh;          /* Boot space translation high */
  35        u32     bstrl;          /* Boot space translation Low */
  36        u32     bstrar;         /* Boot space translation attributes */
  37        u8      res3[0xbd4];
  38        struct {
  39                u32     lawbarh;        /* LAWn base addr high */
  40                u32     lawbarl;        /* LAWn base addr low */
  41                u32     lawar;          /* LAWn attributes */
  42                u8      res4[4];
  43        } law[32];
  44        u8      res35[0x204];
  45} ccsr_local_t;
  46
  47/* Local-Access Registers & ECM Registers */
  48typedef struct ccsr_local_ecm {
  49        u32     ccsrbar;        /* CCSR Base Addr */
  50        u8      res1[4];
  51        u32     altcbar;        /* Alternate Configuration Base Addr */
  52        u8      res2[4];
  53        u32     altcar;         /* Alternate Configuration Attr */
  54        u8      res3[12];
  55        u32     bptr;           /* Boot Page Translation */
  56        u8      res4[3044];
  57        u32     lawbar0;        /* Local Access Window 0 Base Addr */
  58        u8      res5[4];
  59        u32     lawar0;         /* Local Access Window 0 Attrs */
  60        u8      res6[20];
  61        u32     lawbar1;        /* Local Access Window 1 Base Addr */
  62        u8      res7[4];
  63        u32     lawar1;         /* Local Access Window 1 Attrs */
  64        u8      res8[20];
  65        u32     lawbar2;        /* Local Access Window 2 Base Addr */
  66        u8      res9[4];
  67        u32     lawar2;         /* Local Access Window 2 Attrs */
  68        u8      res10[20];
  69        u32     lawbar3;        /* Local Access Window 3 Base Addr */
  70        u8      res11[4];
  71        u32     lawar3;         /* Local Access Window 3 Attrs */
  72        u8      res12[20];
  73        u32     lawbar4;        /* Local Access Window 4 Base Addr */
  74        u8      res13[4];
  75        u32     lawar4;         /* Local Access Window 4 Attrs */
  76        u8      res14[20];
  77        u32     lawbar5;        /* Local Access Window 5 Base Addr */
  78        u8      res15[4];
  79        u32     lawar5;         /* Local Access Window 5 Attrs */
  80        u8      res16[20];
  81        u32     lawbar6;        /* Local Access Window 6 Base Addr */
  82        u8      res17[4];
  83        u32     lawar6;         /* Local Access Window 6 Attrs */
  84        u8      res18[20];
  85        u32     lawbar7;        /* Local Access Window 7 Base Addr */
  86        u8      res19[4];
  87        u32     lawar7;         /* Local Access Window 7 Attrs */
  88        u8      res19_8a[20];
  89        u32     lawbar8;        /* Local Access Window 8 Base Addr */
  90        u8      res19_8b[4];
  91        u32     lawar8;         /* Local Access Window 8 Attrs */
  92        u8      res19_9a[20];
  93        u32     lawbar9;        /* Local Access Window 9 Base Addr */
  94        u8      res19_9b[4];
  95        u32     lawar9;         /* Local Access Window 9 Attrs */
  96        u8      res19_10a[20];
  97        u32     lawbar10;       /* Local Access Window 10 Base Addr */
  98        u8      res19_10b[4];
  99        u32     lawar10;        /* Local Access Window 10 Attrs */
 100        u8      res19_11a[20];
 101        u32     lawbar11;       /* Local Access Window 11 Base Addr */
 102        u8      res19_11b[4];
 103        u32     lawar11;        /* Local Access Window 11 Attrs */
 104        u8      res20[652];
 105        u32     eebacr;         /* ECM CCB Addr Configuration */
 106        u8      res21[12];
 107        u32     eebpcr;         /* ECM CCB Port Configuration */
 108        u8      res22[3564];
 109        u32     eedr;           /* ECM Error Detect */
 110        u8      res23[4];
 111        u32     eeer;           /* ECM Error Enable */
 112        u32     eeatr;          /* ECM Error Attrs Capture */
 113        u32     eeadr;          /* ECM Error Addr Capture */
 114        u8      res24[492];
 115} ccsr_local_ecm_t;
 116
 117#define DDR_EOR_RD_BDW_OPT_DIS  0x80000000 /* Read BDW Opt. disable */
 118#define DDR_EOR_ADDR_HASH_EN    0x40000000 /* Address hash enabled */
 119
 120/* I2C Registers */
 121typedef struct ccsr_i2c {
 122        struct fsl_i2c_base     i2c[1];
 123        u8      res[4096 - 1 * sizeof(struct fsl_i2c_base)];
 124} ccsr_i2c_t;
 125
 126#if defined(CONFIG_ARCH_MPC8540) || \
 127        defined(CONFIG_ARCH_MPC8541) || \
 128        defined(CONFIG_ARCH_MPC8548) || \
 129        defined(CONFIG_ARCH_MPC8555)
 130/* DUART Registers */
 131typedef struct ccsr_duart {
 132        u8      res1[1280];
 133/* URBR1, UTHR1, UDLB1 with the same addr */
 134        u8      urbr1_uthr1_udlb1;
 135/* UIER1, UDMB1 with the same addr01 */
 136        u8      uier1_udmb1;
 137/* UIIR1, UFCR1, UAFR1 with the same addr */
 138        u8      uiir1_ufcr1_uafr1;
 139        u8      ulcr1;          /* UART1 Line Control */
 140        u8      umcr1;          /* UART1 Modem Control */
 141        u8      ulsr1;          /* UART1 Line Status */
 142        u8      umsr1;          /* UART1 Modem Status */
 143        u8      uscr1;          /* UART1 Scratch */
 144        u8      res2[8];
 145        u8      udsr1;          /* UART1 DMA Status */
 146        u8      res3[239];
 147/* URBR2, UTHR2, UDLB2 with the same addr */
 148        u8      urbr2_uthr2_udlb2;
 149/* UIER2, UDMB2 with the same addr */
 150        u8      uier2_udmb2;
 151/* UIIR2, UFCR2, UAFR2 with the same addr */
 152        u8      uiir2_ufcr2_uafr2;
 153        u8      ulcr2;          /* UART2 Line Control */
 154        u8      umcr2;          /* UART2 Modem Control */
 155        u8      ulsr2;          /* UART2 Line Status */
 156        u8      umsr2;          /* UART2 Modem Status */
 157        u8      uscr2;          /* UART2 Scratch */
 158        u8      res4[8];
 159        u8      udsr2;          /* UART2 DMA Status */
 160        u8      res5[2543];
 161} ccsr_duart_t;
 162#else /* MPC8560 uses UART on its CPM */
 163typedef struct ccsr_duart {
 164        u8 res[4096];
 165} ccsr_duart_t;
 166#endif
 167
 168/* eSPI Registers */
 169typedef struct ccsr_espi {
 170        u32     mode;           /* eSPI mode */
 171        u32     event;          /* eSPI event */
 172        u32     mask;           /* eSPI mask */
 173        u32     com;            /* eSPI command */
 174        u32     tx;             /* eSPI transmit FIFO access */
 175        u32     rx;             /* eSPI receive FIFO access */
 176        u8      res1[8];        /* reserved */
 177        u32     csmode[4];      /* 0x2c: sSPI CS0/1/2/3 mode */
 178        u8      res2[4048];     /* fill up to 0x1000 */
 179} ccsr_espi_t;
 180
 181/* PCI Registers */
 182typedef struct ccsr_pcix {
 183        u32     cfg_addr;       /* PCIX Configuration Addr */
 184        u32     cfg_data;       /* PCIX Configuration Data */
 185        u32     int_ack;        /* PCIX IRQ Acknowledge */
 186        u8      res000c[52];
 187        u32     liodn_base;     /* PCIX LIODN base register */
 188        u8      res0044[2996];
 189        u32     ipver1;         /* PCIX IP block revision register 1 */
 190        u32     ipver2;         /* PCIX IP block revision register 2 */
 191        u32     potar0;         /* PCIX Outbound Transaction Addr 0 */
 192        u32     potear0;        /* PCIX Outbound Translation Extended Addr 0 */
 193        u32     powbar0;        /* PCIX Outbound Window Base Addr 0 */
 194        u32     powbear0;       /* PCIX Outbound Window Base Extended Addr 0 */
 195        u32     powar0;         /* PCIX Outbound Window Attrs 0 */
 196        u8      res2[12];
 197        u32     potar1;         /* PCIX Outbound Transaction Addr 1 */
 198        u32     potear1;        /* PCIX Outbound Translation Extended Addr 1 */
 199        u32     powbar1;        /* PCIX Outbound Window Base Addr 1 */
 200        u32     powbear1;       /* PCIX Outbound Window Base Extended Addr 1 */
 201        u32     powar1;         /* PCIX Outbound Window Attrs 1 */
 202        u8      res3[12];
 203        u32     potar2;         /* PCIX Outbound Transaction Addr 2 */
 204        u32     potear2;        /* PCIX Outbound Translation Extended Addr 2 */
 205        u32     powbar2;        /* PCIX Outbound Window Base Addr 2 */
 206        u32     powbear2;       /* PCIX Outbound Window Base Extended Addr 2 */
 207        u32     powar2;         /* PCIX Outbound Window Attrs 2 */
 208        u8      res4[12];
 209        u32     potar3;         /* PCIX Outbound Transaction Addr 3 */
 210        u32     potear3;        /* PCIX Outbound Translation Extended Addr 3 */
 211        u32     powbar3;        /* PCIX Outbound Window Base Addr 3 */
 212        u32     powbear3;       /* PCIX Outbound Window Base Extended Addr 3 */
 213        u32     powar3;         /* PCIX Outbound Window Attrs 3 */
 214        u8      res5[12];
 215        u32     potar4;         /* PCIX Outbound Transaction Addr 4 */
 216        u32     potear4;        /* PCIX Outbound Translation Extended Addr 4 */
 217        u32     powbar4;        /* PCIX Outbound Window Base Addr 4 */
 218        u32     powbear4;       /* PCIX Outbound Window Base Extended Addr 4 */
 219        u32     powar4;         /* PCIX Outbound Window Attrs 4 */
 220        u8      res6[268];
 221        u32     pitar3;         /* PCIX Inbound Translation Addr 3 */
 222        u32     pitear3;        /* PCIX Inbound Translation Extended Addr 3 */
 223        u32     piwbar3;        /* PCIX Inbound Window Base Addr 3 */
 224        u32     piwbear3;       /* PCIX Inbound Window Base Extended Addr 3 */
 225        u32     piwar3;         /* PCIX Inbound Window Attrs 3 */
 226        u8      res7[12];
 227        u32     pitar2;         /* PCIX Inbound Translation Addr 2 */
 228        u32     pitear2;        /* PCIX Inbound Translation Extended Addr 2 */
 229        u32     piwbar2;        /* PCIX Inbound Window Base Addr 2 */
 230        u32     piwbear2;       /* PCIX Inbound Window Base Extended Addr 2 */
 231        u32     piwar2;         /* PCIX Inbound Window Attrs 2 */
 232        u8      res8[12];
 233        u32     pitar1;         /* PCIX Inbound Translation Addr 1 */
 234        u32     pitear1;        /* PCIX Inbound Translation Extended Addr 1 */
 235        u32     piwbar1;        /* PCIX Inbound Window Base Addr 1 */
 236        u8      res9[4];
 237        u32     piwar1;         /* PCIX Inbound Window Attrs 1 */
 238        u8      res10[12];
 239        u32     pedr;           /* PCIX Error Detect */
 240        u32     pecdr;          /* PCIX Error Capture Disable */
 241        u32     peer;           /* PCIX Error Enable */
 242        u32     peattrcr;       /* PCIX Error Attrs Capture */
 243        u32     peaddrcr;       /* PCIX Error Addr Capture */
 244        u32     peextaddrcr;    /* PCIX Error Extended Addr Capture */
 245        u32     pedlcr;         /* PCIX Error Data Low Capture */
 246        u32     pedhcr;         /* PCIX Error Error Data High Capture */
 247        u32     gas_timr;       /* PCIX Gasket Timer */
 248        u8      res11[476];
 249} ccsr_pcix_t;
 250
 251#define PCIX_COMMAND    0x62
 252#define POWAR_EN        0x80000000
 253#define POWAR_IO_READ   0x00080000
 254#define POWAR_MEM_READ  0x00040000
 255#define POWAR_IO_WRITE  0x00008000
 256#define POWAR_MEM_WRITE 0x00004000
 257#define POWAR_MEM_512M  0x0000001c
 258#define POWAR_IO_1M     0x00000013
 259
 260#define PIWAR_EN        0x80000000
 261#define PIWAR_PF        0x20000000
 262#define PIWAR_LOCAL     0x00f00000
 263#define PIWAR_READ_SNOOP        0x00050000
 264#define PIWAR_WRITE_SNOOP       0x00005000
 265#define PIWAR_MEM_2G            0x0000001e
 266
 267#ifndef CONFIG_MPC85XX_GPIO
 268typedef struct ccsr_gpio {
 269        u32     gpdir;
 270        u32     gpodr;
 271        u32     gpdat;
 272        u32     gpier;
 273        u32     gpimr;
 274        u32     gpicr;
 275} ccsr_gpio_t;
 276#endif
 277
 278/* L2 Cache Registers */
 279typedef struct ccsr_l2cache {
 280        u32     l2ctl;          /* L2 configuration 0 */
 281        u8      res1[12];
 282        u32     l2cewar0;       /* L2 cache external write addr 0 */
 283        u8      res2[4];
 284        u32     l2cewcr0;       /* L2 cache external write control 0 */
 285        u8      res3[4];
 286        u32     l2cewar1;       /* L2 cache external write addr 1 */
 287        u8      res4[4];
 288        u32     l2cewcr1;       /* L2 cache external write control 1 */
 289        u8      res5[4];
 290        u32     l2cewar2;       /* L2 cache external write addr 2 */
 291        u8      res6[4];
 292        u32     l2cewcr2;       /* L2 cache external write control 2 */
 293        u8      res7[4];
 294        u32     l2cewar3;       /* L2 cache external write addr 3 */
 295        u8      res8[4];
 296        u32     l2cewcr3;       /* L2 cache external write control 3 */
 297        u8      res9[180];
 298        u32     l2srbar0;       /* L2 memory-mapped SRAM base addr 0 */
 299        u8      res10[4];
 300        u32     l2srbar1;       /* L2 memory-mapped SRAM base addr 1 */
 301        u8      res11[3316];
 302        u32     l2errinjhi;     /* L2 error injection mask high */
 303        u32     l2errinjlo;     /* L2 error injection mask low */
 304        u32     l2errinjctl;    /* L2 error injection tag/ECC control */
 305        u8      res12[20];
 306        u32     l2captdatahi;   /* L2 error data high capture */
 307        u32     l2captdatalo;   /* L2 error data low capture */
 308        u32     l2captecc;      /* L2 error ECC capture */
 309        u8      res13[20];
 310        u32     l2errdet;       /* L2 error detect */
 311        u32     l2errdis;       /* L2 error disable */
 312        u32     l2errinten;     /* L2 error interrupt enable */
 313        u32     l2errattr;      /* L2 error attributes capture */
 314        u32     l2erraddr;      /* L2 error addr capture */
 315        u8      res14[4];
 316        u32     l2errctl;       /* L2 error control */
 317        u8      res15[420];
 318} ccsr_l2cache_t;
 319
 320#define MPC85xx_L2CTL_L2E                       0x80000000
 321#define MPC85xx_L2CTL_L2SRAM_ENTIRE             0x00010000
 322#define MPC85xx_L2ERRDIS_MBECC                  0x00000008
 323#define MPC85xx_L2ERRDIS_SBECC                  0x00000004
 324
 325/* DMA Registers */
 326typedef struct ccsr_dma {
 327        u8      res1[256];
 328        struct fsl_dma dma[4];
 329        u32     dgsr;           /* DMA General Status */
 330        u8      res2[11516];
 331} ccsr_dma_t;
 332
 333/* tsec */
 334typedef struct ccsr_tsec {
 335        u8      res1[16];
 336        u32     ievent;         /* IRQ Event */
 337        u32     imask;          /* IRQ Mask */
 338        u32     edis;           /* Error Disabled */
 339        u8      res2[4];
 340        u32     ecntrl;         /* Ethernet Control */
 341        u32     minflr;         /* Minimum Frame Len */
 342        u32     ptv;            /* Pause Time Value */
 343        u32     dmactrl;        /* DMA Control */
 344        u32     tbipa;          /* TBI PHY Addr */
 345        u8      res3[88];
 346        u32     fifo_tx_thr;            /* FIFO transmit threshold */
 347        u8      res4[8];
 348        u32     fifo_tx_starve;         /* FIFO transmit starve */
 349        u32     fifo_tx_starve_shutoff; /* FIFO transmit starve shutoff */
 350        u8      res5[96];
 351        u32     tctrl;          /* TX Control */
 352        u32     tstat;          /* TX Status */
 353        u8      res6[4];
 354        u32     tbdlen;         /* TX Buffer Desc Data Len */
 355        u8      res7[16];
 356        u32     ctbptrh;        /* Current TX Buffer Desc Ptr High */
 357        u32     ctbptr;         /* Current TX Buffer Desc Ptr */
 358        u8      res8[88];
 359        u32     tbptrh;         /* TX Buffer Desc Ptr High */
 360        u32     tbptr;          /* TX Buffer Desc Ptr Low */
 361        u8      res9[120];
 362        u32     tbaseh;         /* TX Desc Base Addr High */
 363        u32     tbase;          /* TX Desc Base Addr */
 364        u8      res10[168];
 365        u32     ostbd;          /* Out-of-Sequence(OOS) TX Buffer Desc */
 366        u32     ostbdp;         /* OOS TX Data Buffer Ptr */
 367        u32     os32tbdp;       /* OOS 32 Bytes TX Data Buffer Ptr Low */
 368        u32     os32iptrh;      /* OOS 32 Bytes TX Insert Ptr High */
 369        u32     os32iptrl;      /* OOS 32 Bytes TX Insert Ptr Low */
 370        u32     os32tbdr;       /* OOS 32 Bytes TX Reserved */
 371        u32     os32iil;        /* OOS 32 Bytes TX Insert Idx/Len */
 372        u8      res11[52];
 373        u32     rctrl;          /* RX Control */
 374        u32     rstat;          /* RX Status */
 375        u8      res12[4];
 376        u32     rbdlen;         /* RxBD Data Len */
 377        u8      res13[16];
 378        u32     crbptrh;        /* Current RX Buffer Desc Ptr High */
 379        u32     crbptr;         /* Current RX Buffer Desc Ptr */
 380        u8      res14[24];
 381        u32     mrblr;          /* Maximum RX Buffer Len */
 382        u32     mrblr2r3;       /* Maximum RX Buffer Len R2R3 */
 383        u8      res15[56];
 384        u32     rbptrh;         /* RX Buffer Desc Ptr High 0 */
 385        u32     rbptr;          /* RX Buffer Desc Ptr */
 386        u32     rbptrh1;        /* RX Buffer Desc Ptr High 1 */
 387        u32     rbptrl1;        /* RX Buffer Desc Ptr Low 1 */
 388        u32     rbptrh2;        /* RX Buffer Desc Ptr High 2 */
 389        u32     rbptrl2;        /* RX Buffer Desc Ptr Low 2 */
 390        u32     rbptrh3;        /* RX Buffer Desc Ptr High 3 */
 391        u32     rbptrl3;        /* RX Buffer Desc Ptr Low 3 */
 392        u8      res16[96];
 393        u32     rbaseh;         /* RX Desc Base Addr High 0 */
 394        u32     rbase;          /* RX Desc Base Addr */
 395        u32     rbaseh1;        /* RX Desc Base Addr High 1 */
 396        u32     rbasel1;        /* RX Desc Base Addr Low 1 */
 397        u32     rbaseh2;        /* RX Desc Base Addr High 2 */
 398        u32     rbasel2;        /* RX Desc Base Addr Low 2 */
 399        u32     rbaseh3;        /* RX Desc Base Addr High 3 */
 400        u32     rbasel3;        /* RX Desc Base Addr Low 3 */
 401        u8      res17[224];
 402        u32     maccfg1;        /* MAC Configuration 1 */
 403        u32     maccfg2;        /* MAC Configuration 2 */
 404        u32     ipgifg;         /* Inter Packet Gap/Inter Frame Gap */
 405        u32     hafdup;         /* Half Duplex */
 406        u32     maxfrm;         /* Maximum Frame Len */
 407        u8      res18[12];
 408        u32     miimcfg;        /* MII Management Configuration */
 409        u32     miimcom;        /* MII Management Cmd */
 410        u32     miimadd;        /* MII Management Addr */
 411        u32     miimcon;        /* MII Management Control */
 412        u32     miimstat;       /* MII Management Status */
 413        u32     miimind;        /* MII Management Indicator */
 414        u8      res19[4];
 415        u32     ifstat;         /* Interface Status */
 416        u32     macstnaddr1;    /* Station Addr Part 1 */
 417        u32     macstnaddr2;    /* Station Addr Part 2 */
 418        u8      res20[312];
 419        u32     tr64;           /* TX & RX 64-byte Frame Counter */
 420        u32     tr127;          /* TX & RX 65-127 byte Frame Counter */
 421        u32     tr255;          /* TX & RX 128-255 byte Frame Counter */
 422        u32     tr511;          /* TX & RX 256-511 byte Frame Counter */
 423        u32     tr1k;           /* TX & RX 512-1023 byte Frame Counter */
 424        u32     trmax;          /* TX & RX 1024-1518 byte Frame Counter */
 425        u32     trmgv;          /* TX & RX 1519-1522 byte Good VLAN Frame */
 426        u32     rbyt;           /* RX Byte Counter */
 427        u32     rpkt;           /* RX Packet Counter */
 428        u32     rfcs;           /* RX FCS Error Counter */
 429        u32     rmca;           /* RX Multicast Packet Counter */
 430        u32     rbca;           /* RX Broadcast Packet Counter */
 431        u32     rxcf;           /* RX Control Frame Packet Counter */
 432        u32     rxpf;           /* RX Pause Frame Packet Counter */
 433        u32     rxuo;           /* RX Unknown OP Code Counter */
 434        u32     raln;           /* RX Alignment Error Counter */
 435        u32     rflr;           /* RX Frame Len Error Counter */
 436        u32     rcde;           /* RX Code Error Counter */
 437        u32     rcse;           /* RX Carrier Sense Error Counter */
 438        u32     rund;           /* RX Undersize Packet Counter */
 439        u32     rovr;           /* RX Oversize Packet Counter */
 440        u32     rfrg;           /* RX Fragments Counter */
 441        u32     rjbr;           /* RX Jabber Counter */
 442        u32     rdrp;           /* RX Drop Counter */
 443        u32     tbyt;           /* TX Byte Counter Counter */
 444        u32     tpkt;           /* TX Packet Counter */
 445        u32     tmca;           /* TX Multicast Packet Counter */
 446        u32     tbca;           /* TX Broadcast Packet Counter */
 447        u32     txpf;           /* TX Pause Control Frame Counter */
 448        u32     tdfr;           /* TX Deferral Packet Counter */
 449        u32     tedf;           /* TX Excessive Deferral Packet Counter */
 450        u32     tscl;           /* TX Single Collision Packet Counter */
 451        u32     tmcl;           /* TX Multiple Collision Packet Counter */
 452        u32     tlcl;           /* TX Late Collision Packet Counter */
 453        u32     txcl;           /* TX Excessive Collision Packet Counter */
 454        u32     tncl;           /* TX Total Collision Counter */
 455        u8      res21[4];
 456        u32     tdrp;           /* TX Drop Frame Counter */
 457        u32     tjbr;           /* TX Jabber Frame Counter */
 458        u32     tfcs;           /* TX FCS Error Counter */
 459        u32     txcf;           /* TX Control Frame Counter */
 460        u32     tovr;           /* TX Oversize Frame Counter */
 461        u32     tund;           /* TX Undersize Frame Counter */
 462        u32     tfrg;           /* TX Fragments Frame Counter */
 463        u32     car1;           /* Carry One */
 464        u32     car2;           /* Carry Two */
 465        u32     cam1;           /* Carry Mask One */
 466        u32     cam2;           /* Carry Mask Two */
 467        u8      res22[192];
 468        u32     iaddr0;         /* Indivdual addr 0 */
 469        u32     iaddr1;         /* Indivdual addr 1 */
 470        u32     iaddr2;         /* Indivdual addr 2 */
 471        u32     iaddr3;         /* Indivdual addr 3 */
 472        u32     iaddr4;         /* Indivdual addr 4 */
 473        u32     iaddr5;         /* Indivdual addr 5 */
 474        u32     iaddr6;         /* Indivdual addr 6 */
 475        u32     iaddr7;         /* Indivdual addr 7 */
 476        u8      res23[96];
 477        u32     gaddr0;         /* Global addr 0 */
 478        u32     gaddr1;         /* Global addr 1 */
 479        u32     gaddr2;         /* Global addr 2 */
 480        u32     gaddr3;         /* Global addr 3 */
 481        u32     gaddr4;         /* Global addr 4 */
 482        u32     gaddr5;         /* Global addr 5 */
 483        u32     gaddr6;         /* Global addr 6 */
 484        u32     gaddr7;         /* Global addr 7 */
 485        u8      res24[96];
 486        u32     pmd0;           /* Pattern Match Data */
 487        u8      res25[4];
 488        u32     pmask0;         /* Pattern Mask */
 489        u8      res26[4];
 490        u32     pcntrl0;        /* Pattern Match Control */
 491        u8      res27[4];
 492        u32     pattrb0;        /* Pattern Match Attrs */
 493        u32     pattrbeli0;     /* Pattern Match Attrs Extract Len & Idx */
 494        u32     pmd1;           /* Pattern Match Data */
 495        u8      res28[4];
 496        u32     pmask1;         /* Pattern Mask */
 497        u8      res29[4];
 498        u32     pcntrl1;        /* Pattern Match Control */
 499        u8      res30[4];
 500        u32     pattrb1;        /* Pattern Match Attrs */
 501        u32     pattrbeli1;     /* Pattern Match Attrs Extract Len & Idx */
 502        u32     pmd2;           /* Pattern Match Data */
 503        u8      res31[4];
 504        u32     pmask2;         /* Pattern Mask */
 505        u8      res32[4];
 506        u32     pcntrl2;        /* Pattern Match Control */
 507        u8      res33[4];
 508        u32     pattrb2;        /* Pattern Match Attrs */
 509        u32     pattrbeli2;     /* Pattern Match Attrs Extract Len & Idx */
 510        u32     pmd3;           /* Pattern Match Data */
 511        u8      res34[4];
 512        u32     pmask3;         /* Pattern Mask */
 513        u8      res35[4];
 514        u32     pcntrl3;        /* Pattern Match Control */
 515        u8      res36[4];
 516        u32     pattrb3;        /* Pattern Match Attrs */
 517        u32     pattrbeli3;     /* Pattern Match Attrs Extract Len & Idx */
 518        u32     pmd4;           /* Pattern Match Data */
 519        u8      res37[4];
 520        u32     pmask4;         /* Pattern Mask */
 521        u8      res38[4];
 522        u32     pcntrl4;        /* Pattern Match Control */
 523        u8      res39[4];
 524        u32     pattrb4;        /* Pattern Match Attrs */
 525        u32     pattrbeli4;     /* Pattern Match Attrs Extract Len & Idx */
 526        u32     pmd5;           /* Pattern Match Data */
 527        u8      res40[4];
 528        u32     pmask5;         /* Pattern Mask */
 529        u8      res41[4];
 530        u32     pcntrl5;        /* Pattern Match Control */
 531        u8      res42[4];
 532        u32     pattrb5;        /* Pattern Match Attrs */
 533        u32     pattrbeli5;     /* Pattern Match Attrs Extract Len & Idx */
 534        u32     pmd6;           /* Pattern Match Data */
 535        u8      res43[4];
 536        u32     pmask6;         /* Pattern Mask */
 537        u8      res44[4];
 538        u32     pcntrl6;        /* Pattern Match Control */
 539        u8      res45[4];
 540        u32     pattrb6;        /* Pattern Match Attrs */
 541        u32     pattrbeli6;     /* Pattern Match Attrs Extract Len & Idx */
 542        u32     pmd7;           /* Pattern Match Data */
 543        u8      res46[4];
 544        u32     pmask7;         /* Pattern Mask */
 545        u8      res47[4];
 546        u32     pcntrl7;        /* Pattern Match Control */
 547        u8      res48[4];
 548        u32     pattrb7;        /* Pattern Match Attrs */
 549        u32     pattrbeli7;     /* Pattern Match Attrs Extract Len & Idx */
 550        u32     pmd8;           /* Pattern Match Data */
 551        u8      res49[4];
 552        u32     pmask8;         /* Pattern Mask */
 553        u8      res50[4];
 554        u32     pcntrl8;        /* Pattern Match Control */
 555        u8      res51[4];
 556        u32     pattrb8;        /* Pattern Match Attrs */
 557        u32     pattrbeli8;     /* Pattern Match Attrs Extract Len & Idx */
 558        u32     pmd9;           /* Pattern Match Data */
 559        u8      res52[4];
 560        u32     pmask9;         /* Pattern Mask */
 561        u8      res53[4];
 562        u32     pcntrl9;        /* Pattern Match Control */
 563        u8      res54[4];
 564        u32     pattrb9;        /* Pattern Match Attrs */
 565        u32     pattrbeli9;     /* Pattern Match Attrs Extract Len & Idx */
 566        u32     pmd10;          /* Pattern Match Data */
 567        u8      res55[4];
 568        u32     pmask10;        /* Pattern Mask */
 569        u8      res56[4];
 570        u32     pcntrl10;       /* Pattern Match Control */
 571        u8      res57[4];
 572        u32     pattrb10;       /* Pattern Match Attrs */
 573        u32     pattrbeli10;    /* Pattern Match Attrs Extract Len & Idx */
 574        u32     pmd11;          /* Pattern Match Data */
 575        u8      res58[4];
 576        u32     pmask11;        /* Pattern Mask */
 577        u8      res59[4];
 578        u32     pcntrl11;       /* Pattern Match Control */
 579        u8      res60[4];
 580        u32     pattrb11;       /* Pattern Match Attrs */
 581        u32     pattrbeli11;    /* Pattern Match Attrs Extract Len & Idx */
 582        u32     pmd12;          /* Pattern Match Data */
 583        u8      res61[4];
 584        u32     pmask12;        /* Pattern Mask */
 585        u8      res62[4];
 586        u32     pcntrl12;       /* Pattern Match Control */
 587        u8      res63[4];
 588        u32     pattrb12;       /* Pattern Match Attrs */
 589        u32     pattrbeli12;    /* Pattern Match Attrs Extract Len & Idx */
 590        u32     pmd13;          /* Pattern Match Data */
 591        u8      res64[4];
 592        u32     pmask13;        /* Pattern Mask */
 593        u8      res65[4];
 594        u32     pcntrl13;       /* Pattern Match Control */
 595        u8      res66[4];
 596        u32     pattrb13;       /* Pattern Match Attrs */
 597        u32     pattrbeli13;    /* Pattern Match Attrs Extract Len & Idx */
 598        u32     pmd14;          /* Pattern Match Data */
 599        u8      res67[4];
 600        u32     pmask14;        /* Pattern Mask */
 601        u8      res68[4];
 602        u32     pcntrl14;       /* Pattern Match Control */
 603        u8      res69[4];
 604        u32     pattrb14;       /* Pattern Match Attrs */
 605        u32     pattrbeli14;    /* Pattern Match Attrs Extract Len & Idx */
 606        u32     pmd15;          /* Pattern Match Data */
 607        u8      res70[4];
 608        u32     pmask15;        /* Pattern Mask */
 609        u8      res71[4];
 610        u32     pcntrl15;       /* Pattern Match Control */
 611        u8      res72[4];
 612        u32     pattrb15;       /* Pattern Match Attrs */
 613        u32     pattrbeli15;    /* Pattern Match Attrs Extract Len & Idx */
 614        u8      res73[248];
 615        u32     attr;           /* Attrs */
 616        u32     attreli;        /* Attrs Extract Len & Idx */
 617        u8      res74[1024];
 618} ccsr_tsec_t;
 619
 620/* PIC Registers */
 621typedef struct ccsr_pic {
 622        u8      res1[64];
 623        u32     ipidr0;         /* Interprocessor IRQ Dispatch 0 */
 624        u8      res2[12];
 625        u32     ipidr1;         /* Interprocessor IRQ Dispatch 1 */
 626        u8      res3[12];
 627        u32     ipidr2;         /* Interprocessor IRQ Dispatch 2 */
 628        u8      res4[12];
 629        u32     ipidr3;         /* Interprocessor IRQ Dispatch 3 */
 630        u8      res5[12];
 631        u32     ctpr;           /* Current Task Priority */
 632        u8      res6[12];
 633        u32     whoami;         /* Who Am I */
 634        u8      res7[12];
 635        u32     iack;           /* IRQ Acknowledge */
 636        u8      res8[12];
 637        u32     eoi;            /* End Of IRQ */
 638        u8      res9[3916];
 639        u32     frr;            /* Feature Reporting */
 640        u8      res10[28];
 641        u32     gcr;            /* Global Configuration */
 642#define MPC85xx_PICGCR_RST      0x80000000
 643#define MPC85xx_PICGCR_M        0x20000000
 644        u8      res11[92];
 645        u32     vir;            /* Vendor Identification */
 646        u8      res12[12];
 647        u32     pir;            /* Processor Initialization */
 648        u8      res13[12];
 649        u32     ipivpr0;        /* IPI Vector/Priority 0 */
 650        u8      res14[12];
 651        u32     ipivpr1;        /* IPI Vector/Priority 1 */
 652        u8      res15[12];
 653        u32     ipivpr2;        /* IPI Vector/Priority 2 */
 654        u8      res16[12];
 655        u32     ipivpr3;        /* IPI Vector/Priority 3 */
 656        u8      res17[12];
 657        u32     svr;            /* Spurious Vector */
 658        u8      res18[12];
 659        u32     tfrr;           /* Timer Frequency Reporting */
 660        u8      res19[12];
 661        u32     gtccr0;         /* Global Timer Current Count 0 */
 662        u8      res20[12];
 663        u32     gtbcr0;         /* Global Timer Base Count 0 */
 664        u8      res21[12];
 665        u32     gtvpr0;         /* Global Timer Vector/Priority 0 */
 666        u8      res22[12];
 667        u32     gtdr0;          /* Global Timer Destination 0 */
 668        u8      res23[12];
 669        u32     gtccr1;         /* Global Timer Current Count 1 */
 670        u8      res24[12];
 671        u32     gtbcr1;         /* Global Timer Base Count 1 */
 672        u8      res25[12];
 673        u32     gtvpr1;         /* Global Timer Vector/Priority 1 */
 674        u8      res26[12];
 675        u32     gtdr1;          /* Global Timer Destination 1 */
 676        u8      res27[12];
 677        u32     gtccr2;         /* Global Timer Current Count 2 */
 678        u8      res28[12];
 679        u32     gtbcr2;         /* Global Timer Base Count 2 */
 680        u8      res29[12];
 681        u32     gtvpr2;         /* Global Timer Vector/Priority 2 */
 682        u8      res30[12];
 683        u32     gtdr2;          /* Global Timer Destination 2 */
 684        u8      res31[12];
 685        u32     gtccr3;         /* Global Timer Current Count 3 */
 686        u8      res32[12];
 687        u32     gtbcr3;         /* Global Timer Base Count 3 */
 688        u8      res33[12];
 689        u32     gtvpr3;         /* Global Timer Vector/Priority 3 */
 690        u8      res34[12];
 691        u32     gtdr3;          /* Global Timer Destination 3 */
 692        u8      res35[268];
 693        u32     tcr;            /* Timer Control */
 694        u8      res36[12];
 695        u32     irqsr0;         /* IRQ_OUT Summary 0 */
 696        u8      res37[12];
 697        u32     irqsr1;         /* IRQ_OUT Summary 1 */
 698        u8      res38[12];
 699        u32     cisr0;          /* Critical IRQ Summary 0 */
 700        u8      res39[12];
 701        u32     cisr1;          /* Critical IRQ Summary 1 */
 702        u8      res40[188];
 703        u32     msgr0;          /* Message 0 */
 704        u8      res41[12];
 705        u32     msgr1;          /* Message 1 */
 706        u8      res42[12];
 707        u32     msgr2;          /* Message 2 */
 708        u8      res43[12];
 709        u32     msgr3;          /* Message 3 */
 710        u8      res44[204];
 711        u32     mer;            /* Message Enable */
 712        u8      res45[12];
 713        u32     msr;            /* Message Status */
 714        u8      res46[60140];
 715        u32     eivpr0;         /* External IRQ Vector/Priority 0 */
 716        u8      res47[12];
 717        u32     eidr0;          /* External IRQ Destination 0 */
 718        u8      res48[12];
 719        u32     eivpr1;         /* External IRQ Vector/Priority 1 */
 720        u8      res49[12];
 721        u32     eidr1;          /* External IRQ Destination 1 */
 722        u8      res50[12];
 723        u32     eivpr2;         /* External IRQ Vector/Priority 2 */
 724        u8      res51[12];
 725        u32     eidr2;          /* External IRQ Destination 2 */
 726        u8      res52[12];
 727        u32     eivpr3;         /* External IRQ Vector/Priority 3 */
 728        u8      res53[12];
 729        u32     eidr3;          /* External IRQ Destination 3 */
 730        u8      res54[12];
 731        u32     eivpr4;         /* External IRQ Vector/Priority 4 */
 732        u8      res55[12];
 733        u32     eidr4;          /* External IRQ Destination 4 */
 734        u8      res56[12];
 735        u32     eivpr5;         /* External IRQ Vector/Priority 5 */
 736        u8      res57[12];
 737        u32     eidr5;          /* External IRQ Destination 5 */
 738        u8      res58[12];
 739        u32     eivpr6;         /* External IRQ Vector/Priority 6 */
 740        u8      res59[12];
 741        u32     eidr6;          /* External IRQ Destination 6 */
 742        u8      res60[12];
 743        u32     eivpr7;         /* External IRQ Vector/Priority 7 */
 744        u8      res61[12];
 745        u32     eidr7;          /* External IRQ Destination 7 */
 746        u8      res62[12];
 747        u32     eivpr8;         /* External IRQ Vector/Priority 8 */
 748        u8      res63[12];
 749        u32     eidr8;          /* External IRQ Destination 8 */
 750        u8      res64[12];
 751        u32     eivpr9;         /* External IRQ Vector/Priority 9 */
 752        u8      res65[12];
 753        u32     eidr9;          /* External IRQ Destination 9 */
 754        u8      res66[12];
 755        u32     eivpr10;        /* External IRQ Vector/Priority 10 */
 756        u8      res67[12];
 757        u32     eidr10;         /* External IRQ Destination 10 */
 758        u8      res68[12];
 759        u32     eivpr11;        /* External IRQ Vector/Priority 11 */
 760        u8      res69[12];
 761        u32     eidr11;         /* External IRQ Destination 11 */
 762        u8      res70[140];
 763        u32     iivpr0;         /* Internal IRQ Vector/Priority 0 */
 764        u8      res71[12];
 765        u32     iidr0;          /* Internal IRQ Destination 0 */
 766        u8      res72[12];
 767        u32     iivpr1;         /* Internal IRQ Vector/Priority 1 */
 768        u8      res73[12];
 769        u32     iidr1;          /* Internal IRQ Destination 1 */
 770        u8      res74[12];
 771        u32     iivpr2;         /* Internal IRQ Vector/Priority 2 */
 772        u8      res75[12];
 773        u32     iidr2;          /* Internal IRQ Destination 2 */
 774        u8      res76[12];
 775        u32     iivpr3;         /* Internal IRQ Vector/Priority 3 */
 776        u8      res77[12];
 777        u32     iidr3;          /* Internal IRQ Destination 3 */
 778        u8      res78[12];
 779        u32     iivpr4;         /* Internal IRQ Vector/Priority 4 */
 780        u8      res79[12];
 781        u32     iidr4;          /* Internal IRQ Destination 4 */
 782        u8      res80[12];
 783        u32     iivpr5;         /* Internal IRQ Vector/Priority 5 */
 784        u8      res81[12];
 785        u32     iidr5;          /* Internal IRQ Destination 5 */
 786        u8      res82[12];
 787        u32     iivpr6;         /* Internal IRQ Vector/Priority 6 */
 788        u8      res83[12];
 789        u32     iidr6;          /* Internal IRQ Destination 6 */
 790        u8      res84[12];
 791        u32     iivpr7;         /* Internal IRQ Vector/Priority 7 */
 792        u8      res85[12];
 793        u32     iidr7;          /* Internal IRQ Destination 7 */
 794        u8      res86[12];
 795        u32     iivpr8;         /* Internal IRQ Vector/Priority 8 */
 796        u8      res87[12];
 797        u32     iidr8;          /* Internal IRQ Destination 8 */
 798        u8      res88[12];
 799        u32     iivpr9;         /* Internal IRQ Vector/Priority 9 */
 800        u8      res89[12];
 801        u32     iidr9;          /* Internal IRQ Destination 9 */
 802        u8      res90[12];
 803        u32     iivpr10;        /* Internal IRQ Vector/Priority 10 */
 804        u8      res91[12];
 805        u32     iidr10;         /* Internal IRQ Destination 10 */
 806        u8      res92[12];
 807        u32     iivpr11;        /* Internal IRQ Vector/Priority 11 */
 808        u8      res93[12];
 809        u32     iidr11;         /* Internal IRQ Destination 11 */
 810        u8      res94[12];
 811        u32     iivpr12;        /* Internal IRQ Vector/Priority 12 */
 812        u8      res95[12];
 813        u32     iidr12;         /* Internal IRQ Destination 12 */
 814        u8      res96[12];
 815        u32     iivpr13;        /* Internal IRQ Vector/Priority 13 */
 816        u8      res97[12];
 817        u32     iidr13;         /* Internal IRQ Destination 13 */
 818        u8      res98[12];
 819        u32     iivpr14;        /* Internal IRQ Vector/Priority 14 */
 820        u8      res99[12];
 821        u32     iidr14;         /* Internal IRQ Destination 14 */
 822        u8      res100[12];
 823        u32     iivpr15;        /* Internal IRQ Vector/Priority 15 */
 824        u8      res101[12];
 825        u32     iidr15;         /* Internal IRQ Destination 15 */
 826        u8      res102[12];
 827        u32     iivpr16;        /* Internal IRQ Vector/Priority 16 */
 828        u8      res103[12];
 829        u32     iidr16;         /* Internal IRQ Destination 16 */
 830        u8      res104[12];
 831        u32     iivpr17;        /* Internal IRQ Vector/Priority 17 */
 832        u8      res105[12];
 833        u32     iidr17;         /* Internal IRQ Destination 17 */
 834        u8      res106[12];
 835        u32     iivpr18;        /* Internal IRQ Vector/Priority 18 */
 836        u8      res107[12];
 837        u32     iidr18;         /* Internal IRQ Destination 18 */
 838        u8      res108[12];
 839        u32     iivpr19;        /* Internal IRQ Vector/Priority 19 */
 840        u8      res109[12];
 841        u32     iidr19;         /* Internal IRQ Destination 19 */
 842        u8      res110[12];
 843        u32     iivpr20;        /* Internal IRQ Vector/Priority 20 */
 844        u8      res111[12];
 845        u32     iidr20;         /* Internal IRQ Destination 20 */
 846        u8      res112[12];
 847        u32     iivpr21;        /* Internal IRQ Vector/Priority 21 */
 848        u8      res113[12];
 849        u32     iidr21;         /* Internal IRQ Destination 21 */
 850        u8      res114[12];
 851        u32     iivpr22;        /* Internal IRQ Vector/Priority 22 */
 852        u8      res115[12];
 853        u32     iidr22;         /* Internal IRQ Destination 22 */
 854        u8      res116[12];
 855        u32     iivpr23;        /* Internal IRQ Vector/Priority 23 */
 856        u8      res117[12];
 857        u32     iidr23;         /* Internal IRQ Destination 23 */
 858        u8      res118[12];
 859        u32     iivpr24;        /* Internal IRQ Vector/Priority 24 */
 860        u8      res119[12];
 861        u32     iidr24;         /* Internal IRQ Destination 24 */
 862        u8      res120[12];
 863        u32     iivpr25;        /* Internal IRQ Vector/Priority 25 */
 864        u8      res121[12];
 865        u32     iidr25;         /* Internal IRQ Destination 25 */
 866        u8      res122[12];
 867        u32     iivpr26;        /* Internal IRQ Vector/Priority 26 */
 868        u8      res123[12];
 869        u32     iidr26;         /* Internal IRQ Destination 26 */
 870        u8      res124[12];
 871        u32     iivpr27;        /* Internal IRQ Vector/Priority 27 */
 872        u8      res125[12];
 873        u32     iidr27;         /* Internal IRQ Destination 27 */
 874        u8      res126[12];
 875        u32     iivpr28;        /* Internal IRQ Vector/Priority 28 */
 876        u8      res127[12];
 877        u32     iidr28;         /* Internal IRQ Destination 28 */
 878        u8      res128[12];
 879        u32     iivpr29;        /* Internal IRQ Vector/Priority 29 */
 880        u8      res129[12];
 881        u32     iidr29;         /* Internal IRQ Destination 29 */
 882        u8      res130[12];
 883        u32     iivpr30;        /* Internal IRQ Vector/Priority 30 */
 884        u8      res131[12];
 885        u32     iidr30;         /* Internal IRQ Destination 30 */
 886        u8      res132[12];
 887        u32     iivpr31;        /* Internal IRQ Vector/Priority 31 */
 888        u8      res133[12];
 889        u32     iidr31;         /* Internal IRQ Destination 31 */
 890        u8      res134[4108];
 891        u32     mivpr0;         /* Messaging IRQ Vector/Priority 0 */
 892        u8      res135[12];
 893        u32     midr0;          /* Messaging IRQ Destination 0 */
 894        u8      res136[12];
 895        u32     mivpr1;         /* Messaging IRQ Vector/Priority 1 */
 896        u8      res137[12];
 897        u32     midr1;          /* Messaging IRQ Destination 1 */
 898        u8      res138[12];
 899        u32     mivpr2;         /* Messaging IRQ Vector/Priority 2 */
 900        u8      res139[12];
 901        u32     midr2;          /* Messaging IRQ Destination 2 */
 902        u8      res140[12];
 903        u32     mivpr3;         /* Messaging IRQ Vector/Priority 3 */
 904        u8      res141[12];
 905        u32     midr3;          /* Messaging IRQ Destination 3 */
 906        u8      res142[59852];
 907        u32     ipi0dr0;        /* Processor 0 Interprocessor IRQ Dispatch 0 */
 908        u8      res143[12];
 909        u32     ipi0dr1;        /* Processor 0 Interprocessor IRQ Dispatch 1 */
 910        u8      res144[12];
 911        u32     ipi0dr2;        /* Processor 0 Interprocessor IRQ Dispatch 2 */
 912        u8      res145[12];
 913        u32     ipi0dr3;        /* Processor 0 Interprocessor IRQ Dispatch 3 */
 914        u8      res146[12];
 915        u32     ctpr0;          /* Current Task Priority for Processor 0 */
 916        u8      res147[12];
 917        u32     whoami0;        /* Who Am I for Processor 0 */
 918        u8      res148[12];
 919        u32     iack0;          /* IRQ Acknowledge for Processor 0 */
 920        u8      res149[12];
 921        u32     eoi0;           /* End Of IRQ for Processor 0 */
 922        u8      res150[130892];
 923} ccsr_pic_t;
 924
 925/* CPM Block */
 926#ifndef CONFIG_CPM2
 927typedef struct ccsr_cpm {
 928        u8 res[262144];
 929} ccsr_cpm_t;
 930#else
 931/*
 932 * DPARM
 933 * General SIU
 934 */
 935typedef struct ccsr_cpm_siu {
 936        u8      res1[80];
 937        u32     smaer;
 938        u32     smser;
 939        u32     smevr;
 940        u8      res2[4];
 941        u32     lmaer;
 942        u32     lmser;
 943        u32     lmevr;
 944        u8      res3[2964];
 945} ccsr_cpm_siu_t;
 946
 947/* IRQ Controller */
 948typedef struct ccsr_cpm_intctl {
 949        u16     sicr;
 950        u8      res1[2];
 951        u32     sivec;
 952        u32     sipnrh;
 953        u32     sipnrl;
 954        u32     siprr;
 955        u32     scprrh;
 956        u32     scprrl;
 957        u32     simrh;
 958        u32     simrl;
 959        u32     siexr;
 960        u8      res2[88];
 961        u32     sccr;
 962        u8      res3[124];
 963} ccsr_cpm_intctl_t;
 964
 965/* input/output port */
 966typedef struct ccsr_cpm_iop {
 967        u32     pdira;
 968        u32     ppara;
 969        u32     psora;
 970        u32     podra;
 971        u32     pdata;
 972        u8      res1[12];
 973        u32     pdirb;
 974        u32     pparb;
 975        u32     psorb;
 976        u32     podrb;
 977        u32     pdatb;
 978        u8      res2[12];
 979        u32     pdirc;
 980        u32     pparc;
 981        u32     psorc;
 982        u32     podrc;
 983        u32     pdatc;
 984        u8      res3[12];
 985        u32     pdird;
 986        u32     ppard;
 987        u32     psord;
 988        u32     podrd;
 989        u32     pdatd;
 990        u8      res4[12];
 991} ccsr_cpm_iop_t;
 992
 993/* CPM timers */
 994typedef struct ccsr_cpm_timer {
 995        u8      tgcr1;
 996        u8      res1[3];
 997        u8      tgcr2;
 998        u8      res2[11];
 999        u16     tmr1;
1000        u16     tmr2;
1001        u16     trr1;
1002        u16     trr2;
1003        u16     tcr1;
1004        u16     tcr2;
1005        u16     tcn1;
1006        u16     tcn2;
1007        u16     tmr3;
1008        u16     tmr4;
1009        u16     trr3;
1010        u16     trr4;
1011        u16     tcr3;
1012        u16     tcr4;
1013        u16     tcn3;
1014        u16     tcn4;
1015        u16     ter1;
1016        u16     ter2;
1017        u16     ter3;
1018        u16     ter4;
1019        u8      res3[608];
1020} ccsr_cpm_timer_t;
1021
1022/* SDMA */
1023typedef struct ccsr_cpm_sdma {
1024        u8      sdsr;
1025        u8      res1[3];
1026        u8      sdmr;
1027        u8      res2[739];
1028} ccsr_cpm_sdma_t;
1029
1030/* FCC1 */
1031typedef struct ccsr_cpm_fcc1 {
1032        u32     gfmr;
1033        u32     fpsmr;
1034        u16     ftodr;
1035        u8      res1[2];
1036        u16     fdsr;
1037        u8      res2[2];
1038        u16     fcce;
1039        u8      res3[2];
1040        u16     fccm;
1041        u8      res4[2];
1042        u8      fccs;
1043        u8      res5[3];
1044        u8      ftirr_phy[4];
1045} ccsr_cpm_fcc1_t;
1046
1047/* FCC2 */
1048typedef struct ccsr_cpm_fcc2 {
1049        u32     gfmr;
1050        u32     fpsmr;
1051        u16     ftodr;
1052        u8      res1[2];
1053        u16     fdsr;
1054        u8      res2[2];
1055        u16     fcce;
1056        u8      res3[2];
1057        u16     fccm;
1058        u8      res4[2];
1059        u8      fccs;
1060        u8      res5[3];
1061        u8      ftirr_phy[4];
1062} ccsr_cpm_fcc2_t;
1063
1064/* FCC3 */
1065typedef struct ccsr_cpm_fcc3 {
1066        u32     gfmr;
1067        u32     fpsmr;
1068        u16     ftodr;
1069        u8      res1[2];
1070        u16     fdsr;
1071        u8      res2[2];
1072        u16     fcce;
1073        u8      res3[2];
1074        u16     fccm;
1075        u8      res4[2];
1076        u8      fccs;
1077        u8      res5[3];
1078        u8      res[36];
1079} ccsr_cpm_fcc3_t;
1080
1081/* FCC1 extended */
1082typedef struct ccsr_cpm_fcc1_ext {
1083        u32     firper;
1084        u32     firer;
1085        u32     firsr_h;
1086        u32     firsr_l;
1087        u8      gfemr;
1088        u8      res[15];
1089
1090} ccsr_cpm_fcc1_ext_t;
1091
1092/* FCC2 extended */
1093typedef struct ccsr_cpm_fcc2_ext {
1094        u32     firper;
1095        u32     firer;
1096        u32     firsr_h;
1097        u32     firsr_l;
1098        u8      gfemr;
1099        u8      res[31];
1100} ccsr_cpm_fcc2_ext_t;
1101
1102/* FCC3 extended */
1103typedef struct ccsr_cpm_fcc3_ext {
1104        u8      gfemr;
1105        u8      res[47];
1106} ccsr_cpm_fcc3_ext_t;
1107
1108/* TC layers */
1109typedef struct ccsr_cpm_tmp1 {
1110        u8      res[496];
1111} ccsr_cpm_tmp1_t;
1112
1113/* BRGs:5,6,7,8 */
1114typedef struct ccsr_cpm_brg2 {
1115        u32     brgc5;
1116        u32     brgc6;
1117        u32     brgc7;
1118        u32     brgc8;
1119        u8      res[608];
1120} ccsr_cpm_brg2_t;
1121
1122/* I2C */
1123typedef struct ccsr_cpm_i2c {
1124        u8      i2mod;
1125        u8      res1[3];
1126        u8      i2add;
1127        u8      res2[3];
1128        u8      i2brg;
1129        u8      res3[3];
1130        u8      i2com;
1131        u8      res4[3];
1132        u8      i2cer;
1133        u8      res5[3];
1134        u8      i2cmr;
1135        u8      res6[331];
1136} ccsr_cpm_i2c_t;
1137
1138/* CPM core */
1139typedef struct ccsr_cpm_cp {
1140        u32     cpcr;
1141        u32     rccr;
1142        u8      res1[14];
1143        u16     rter;
1144        u8      res2[2];
1145        u16     rtmr;
1146        u16     rtscr;
1147        u8      res3[2];
1148        u32     rtsr;
1149        u8      res4[12];
1150} ccsr_cpm_cp_t;
1151
1152/* BRGs:1,2,3,4 */
1153typedef struct ccsr_cpm_brg1 {
1154        u32     brgc1;
1155        u32     brgc2;
1156        u32     brgc3;
1157        u32     brgc4;
1158} ccsr_cpm_brg1_t;
1159
1160/* SCC1-SCC4 */
1161typedef struct ccsr_cpm_scc {
1162        u32     gsmrl;
1163        u32     gsmrh;
1164        u16     psmr;
1165        u8      res1[2];
1166        u16     todr;
1167        u16     dsr;
1168        u16     scce;
1169        u8      res2[2];
1170        u16     sccm;
1171        u8      res3;
1172        u8      sccs;
1173        u8      res4[8];
1174} ccsr_cpm_scc_t;
1175
1176typedef struct ccsr_cpm_tmp2 {
1177        u8      res[32];
1178} ccsr_cpm_tmp2_t;
1179
1180/* SPI */
1181typedef struct ccsr_cpm_spi {
1182        u16     spmode;
1183        u8      res1[4];
1184        u8      spie;
1185        u8      res2[3];
1186        u8      spim;
1187        u8      res3[2];
1188        u8      spcom;
1189        u8      res4[82];
1190} ccsr_cpm_spi_t;
1191
1192/* CPM MUX */
1193typedef struct ccsr_cpm_mux {
1194        u8      cmxsi1cr;
1195        u8      res1;
1196        u8      cmxsi2cr;
1197        u8      res2;
1198        u32     cmxfcr;
1199        u32     cmxscr;
1200        u8      res3[2];
1201        u16     cmxuar;
1202        u8      res4[16];
1203} ccsr_cpm_mux_t;
1204
1205/* SI,MCC,etc */
1206typedef struct ccsr_cpm_tmp3 {
1207        u8 res[58592];
1208} ccsr_cpm_tmp3_t;
1209
1210typedef struct ccsr_cpm_iram {
1211        u32     iram[8192];
1212        u8      res[98304];
1213} ccsr_cpm_iram_t;
1214
1215typedef struct ccsr_cpm {
1216        /* Some references are into the unique & known dpram spaces,
1217         * others are from the generic base.
1218         */
1219#define im_dprambase            im_dpram1
1220        u8                      im_dpram1[16*1024];
1221        u8                      res1[16*1024];
1222        u8                      im_dpram2[16*1024];
1223        u8                      res2[16*1024];
1224        ccsr_cpm_siu_t          im_cpm_siu; /* SIU Configuration */
1225        ccsr_cpm_intctl_t       im_cpm_intctl; /* IRQ Controller */
1226        ccsr_cpm_iop_t          im_cpm_iop; /* IO Port control/status */
1227        ccsr_cpm_timer_t        im_cpm_timer; /* CPM timers */
1228        ccsr_cpm_sdma_t         im_cpm_sdma; /* SDMA control/status */
1229        ccsr_cpm_fcc1_t         im_cpm_fcc1;
1230        ccsr_cpm_fcc2_t         im_cpm_fcc2;
1231        ccsr_cpm_fcc3_t         im_cpm_fcc3;
1232        ccsr_cpm_fcc1_ext_t     im_cpm_fcc1_ext;
1233        ccsr_cpm_fcc2_ext_t     im_cpm_fcc2_ext;
1234        ccsr_cpm_fcc3_ext_t     im_cpm_fcc3_ext;
1235        ccsr_cpm_tmp1_t         im_cpm_tmp1;
1236        ccsr_cpm_brg2_t         im_cpm_brg2;
1237        ccsr_cpm_i2c_t          im_cpm_i2c;
1238        ccsr_cpm_cp_t           im_cpm_cp;
1239        ccsr_cpm_brg1_t         im_cpm_brg1;
1240        ccsr_cpm_scc_t          im_cpm_scc[4];
1241        ccsr_cpm_tmp2_t         im_cpm_tmp2;
1242        ccsr_cpm_spi_t          im_cpm_spi;
1243        ccsr_cpm_mux_t          im_cpm_mux;
1244        ccsr_cpm_tmp3_t         im_cpm_tmp3;
1245        ccsr_cpm_iram_t         im_cpm_iram;
1246} ccsr_cpm_t;
1247#endif
1248
1249#ifdef CONFIG_SYS_SRIO
1250/* Architectural regsiters */
1251struct rio_arch {
1252        u32     didcar; /* Device Identity CAR */
1253        u32     dicar;  /* Device Information CAR */
1254        u32     aidcar; /* Assembly Identity CAR */
1255        u32     aicar;  /* Assembly Information CAR */
1256        u32     pefcar; /* Processing Element Features CAR */
1257        u8      res0[4];
1258        u32     socar;  /* Source Operations CAR */
1259        u32     docar;  /* Destination Operations CAR */
1260        u8      res1[32];
1261        u32     mcsr;   /* Mailbox CSR */
1262        u32     pwdcsr; /* Port-Write and Doorbell CSR */
1263        u8      res2[4];
1264        u32     pellccsr;       /* Processing Element Logic Layer CCSR */
1265        u8      res3[12];
1266        u32     lcsbacsr;       /* Local Configuration Space BACSR */
1267        u32     bdidcsr;        /* Base Device ID CSR */
1268        u8      res4[4];
1269        u32     hbdidlcsr;      /* Host Base Device ID Lock CSR */
1270        u32     ctcsr;  /* Component Tag CSR */
1271};
1272
1273/* Extended Features Space: 1x/4x LP-Serial Port registers */
1274struct rio_lp_serial_port {
1275        u32     plmreqcsr;      /* Port Link Maintenance Request CSR */
1276        u32     plmrespcsr;     /* Port Link Maintenance Response CS */
1277        u32     plascsr;        /* Port Local Ackid Status CSR */
1278        u8      res0[12];
1279        u32     pescsr; /* Port Error and Status CSR */
1280        u32     pccsr;  /* Port Control CSR */
1281};
1282
1283/* Extended Features Space: 1x/4x LP-Serial registers */
1284struct rio_lp_serial {
1285        u32     pmbh0csr;       /* Port Maintenance Block Header 0 CSR */
1286        u8      res0[28];
1287        u32     pltoccsr;       /* Port Link Time-out CCSR */
1288        u32     prtoccsr;       /* Port Response Time-out CCSR */
1289        u8      res1[20];
1290        u32     pgccsr; /* Port General CSR */
1291        struct rio_lp_serial_port       port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
1292};
1293
1294/* Logical error reporting registers */
1295struct rio_logical_err {
1296        u32     erbh;   /* Error Reporting Block Header Register */
1297        u8      res0[4];
1298        u32     ltledcsr;       /* Logical/Transport layer error DCSR */
1299        u32     ltleecsr;       /* Logical/Transport layer error ECSR */
1300        u8      res1[4];
1301        u32     ltlaccsr;       /* Logical/Transport layer ACCSR */
1302        u32     ltldidccsr;     /* Logical/Transport layer DID CCSR */
1303        u32     ltlcccsr;       /* Logical/Transport layer control CCSR */
1304};
1305
1306/* Physical error reporting port registers */
1307struct rio_phys_err_port {
1308        u32     edcsr;  /* Port error detect CSR */
1309        u32     erecsr; /* Port error rate enable CSR */
1310        u32     ecacsr; /* Port error capture attributes CSR */
1311        u32     pcseccsr0;      /* Port packet/control symbol ECCSR 0 */
1312        u32     peccsr[3];      /* Port error capture CSR */
1313        u8      res0[12];
1314        u32     ercsr;  /* Port error rate CSR */
1315        u32     ertcsr; /* Port error rate threshold CSR */
1316        u8      res1[16];
1317};
1318
1319/* Physical error reporting registers */
1320struct rio_phys_err {
1321        struct rio_phys_err_port        port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
1322};
1323
1324/* Implementation Space: General Port-Common */
1325struct rio_impl_common {
1326        u8      res0[4];
1327        u32     llcr;   /* Logical Layer Configuration Register */
1328        u8      res1[8];
1329        u32     epwisr; /* Error / Port-Write Interrupt SR */
1330        u8      res2[12];
1331        u32     lretcr; /* Logical Retry Error Threshold CR */
1332        u8      res3[92];
1333        u32     pretcr; /* Physical Retry Erorr Threshold CR */
1334        u8      res4[124];
1335};
1336
1337/* Implementation Space: Port Specific */
1338struct rio_impl_port_spec {
1339        u32     adidcsr;        /* Port Alt. Device ID CSR */
1340        u8      res0[28];
1341        u32     ptaacr; /* Port Pass-Through/Accept-All CR */
1342        u32     lopttlcr;
1343        u8      res1[8];
1344        u32     iecsr;  /* Port Implementation Error CSR */
1345        u8      res2[12];
1346        u32     pcr;            /* Port Phsyical Configuration Register */
1347        u8      res3[20];
1348        u32     slcsr;  /* Port Serial Link CSR */
1349        u8      res4[4];
1350        u32     sleicr; /* Port Serial Link Error Injection */
1351        u32     a0txcr; /* Port Arbitration 0 Tx CR */
1352        u32     a1txcr; /* Port Arbitration 1 Tx CR */
1353        u32     a2txcr; /* Port Arbitration 2 Tx CR */
1354        u32     mreqtxbacr[3];  /* Port Request Tx Buffer ACR */
1355        u32     mrspfctxbacr;   /* Port Response/Flow Control Tx Buffer ACR */
1356};
1357
1358/* Implementation Space: register */
1359struct rio_implement {
1360        struct rio_impl_common  com;
1361        struct rio_impl_port_spec       port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
1362};
1363
1364/* Revision Control Register */
1365struct rio_rev_ctrl {
1366        u32     ipbrr[2];       /* IP Block Revision Register */
1367};
1368
1369struct rio_atmu_row {
1370        u32     rowtar; /* RapidIO Outbound Window TAR */
1371        u32     rowtear; /* RapidIO Outbound Window TEAR */
1372        u32     rowbar;
1373        u8      res0[4];
1374        u32     rowar; /* RapidIO Outbound Attributes Register */
1375        u32     rowsr[3]; /* Port RapidIO outbound window segment register */
1376};
1377
1378struct rio_atmu_riw {
1379        u32     riwtar; /* RapidIO Inbound Window Translation AR */
1380        u8      res0[4];
1381        u32     riwbar; /* RapidIO Inbound Window Base AR */
1382        u8      res1[4];
1383        u32     riwar; /* RapidIO Inbound Attributes Register */
1384        u8      res2[12];
1385};
1386
1387/* ATMU window registers */
1388struct rio_atmu_win {
1389        struct rio_atmu_row     outbw[CONFIG_SYS_FSL_SRIO_OB_WIN_NUM];
1390        u8      res0[64];
1391        struct rio_atmu_riw     inbw[CONFIG_SYS_FSL_SRIO_IB_WIN_NUM];
1392};
1393
1394struct rio_atmu {
1395        struct rio_atmu_win     port[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
1396};
1397
1398#ifdef CONFIG_SYS_FSL_RMU
1399struct rio_msg {
1400        u32     omr; /* Outbound Mode Register */
1401        u32     osr; /* Outbound Status Register */
1402        u32     eodqdpar; /* Extended Outbound DQ DPAR */
1403        u32     odqdpar; /* Outbound Descriptor Queue DPAR */
1404        u32     eosar; /* Extended Outbound Unit Source AR */
1405        u32     osar; /* Outbound Unit Source AR */
1406        u32     odpr; /* Outbound Destination Port Register */
1407        u32     odatr; /* Outbound Destination Attributes Register */
1408        u32     odcr; /* Outbound Doubleword Count Register */
1409        u32     eodqepar; /* Extended Outbound DQ EPAR */
1410        u32     odqepar; /* Outbound Descriptor Queue EPAR */
1411        u32     oretr; /* Outbound Retry Error Threshold Register */
1412        u32     omgr; /* Outbound Multicast Group Register */
1413        u32     omlr; /* Outbound Multicast List Register */
1414        u8      res0[40];
1415        u32     imr;     /* Outbound Mode Register */
1416        u32     isr; /* Inbound Status Register */
1417        u32     eidqdpar; /* Extended Inbound Descriptor Queue DPAR */
1418        u32     idqdpar; /* Inbound Descriptor Queue DPAR */
1419        u32     eifqepar; /* Extended Inbound Frame Queue EPAR */
1420        u32     ifqepar; /* Inbound Frame Queue EPAR */
1421        u32     imirir; /* Inbound Maximum Interrutp RIR */
1422        u8      res1[4];
1423        u32 eihqepar; /* Extended inbound message header queue EPAR */
1424        u32 ihqepar; /* Inbound message header queue EPAR */
1425        u8      res2[120];
1426};
1427
1428struct rio_dbell {
1429        u32     odmr; /* Outbound Doorbell Mode Register */
1430        u32     odsr; /* Outbound Doorbell Status Register */
1431        u8      res0[16];
1432        u32     oddpr; /* Outbound Doorbell Destination Port */
1433        u32     oddatr; /* Outbound Doorbell Destination AR */
1434        u8      res1[12];
1435        u32     oddretr; /* Outbound Doorbell Retry Threshold CR */
1436        u8      res2[48];
1437        u32     idmr; /* Inbound Doorbell Mode Register */
1438        u32     idsr;    /* Inbound Doorbell Status Register */
1439        u32     iedqdpar; /* Extended Inbound Doorbell Queue DPAR */
1440        u32     iqdpar; /* Inbound Doorbell Queue DPAR */
1441        u32     iedqepar; /* Extended Inbound Doorbell Queue EPAR */
1442        u32     idqepar; /* Inbound Doorbell Queue EPAR */
1443        u32     idmirir; /* Inbound Doorbell Max Interrupt RIR */
1444};
1445
1446struct rio_pw {
1447        u32     pwmr; /* Port-Write Mode Register */
1448        u32     pwsr; /* Port-Write Status Register */
1449        u32     epwqbar; /* Extended Port-Write Queue BAR */
1450        u32     pwqbar; /* Port-Write Queue Base Address Register */
1451};
1452#endif
1453
1454#ifdef CONFIG_SYS_FSL_SRIO_LIODN
1455struct rio_liodn {
1456        u32     plbr;
1457        u8      res0[28];
1458        u32     plaor;
1459        u8      res1[12];
1460        u32     pludr;
1461        u32     plldr;
1462        u8      res2[456];
1463};
1464#endif
1465
1466/* RapidIO Registers */
1467struct ccsr_rio {
1468        struct rio_arch arch;
1469        u8      res0[144];
1470        struct rio_lp_serial    lp_serial;
1471        u8      res1[1152];
1472        struct rio_logical_err  logical_err;
1473        u8      res2[32];
1474        struct rio_phys_err     phys_err;
1475        u8      res3[63808];
1476        struct rio_implement    impl;
1477        u8      res4[2552];
1478        struct rio_rev_ctrl     rev;
1479        struct rio_atmu atmu;
1480#ifdef CONFIG_SYS_FSL_RMU
1481        u8      res5[8192];
1482        struct rio_msg  msg[CONFIG_SYS_FSL_SRIO_MSG_UNIT_NUM];
1483        u8      res6[512];
1484        struct rio_dbell        dbell;
1485        u8      res7[100];
1486        struct rio_pw   pw;
1487#endif
1488#ifdef CONFIG_SYS_FSL_SRIO_LIODN
1489        u8      res5[8192];
1490        struct rio_liodn liodn[CONFIG_SYS_FSL_SRIO_MAX_PORTS];
1491#endif
1492};
1493#endif
1494
1495/* Quick Engine Block Pin Muxing Registers */
1496typedef struct par_io {
1497        u32     cpodr;
1498        u32     cpdat;
1499        u32     cpdir1;
1500        u32     cpdir2;
1501        u32     cppar1;
1502        u32     cppar2;
1503        u8      res[8];
1504} par_io_t;
1505
1506#ifdef CONFIG_SYS_FSL_CPC
1507/*
1508 * Define a single offset that is the start of all the CPC register
1509 * blocks - if there is more than one CPC, we expect these to be
1510 * contiguous 4k regions
1511 */
1512
1513typedef struct cpc_corenet {
1514        u32     cpccsr0;        /* Config/status reg */
1515        u32     res1;
1516        u32     cpccfg0;        /* Configuration register */
1517        u32     res2;
1518        u32     cpcewcr0;       /* External Write reg 0 */
1519        u32     cpcewabr0;      /* External write base reg 0 */
1520        u32     res3[2];
1521        u32     cpcewcr1;       /* External Write reg 1 */
1522        u32     cpcewabr1;      /* External write base reg 1 */
1523        u32     res4[54];
1524        u32     cpcsrcr1;       /* SRAM control reg 1 */
1525        u32     cpcsrcr0;       /* SRAM control reg 0 */
1526        u32     res5[62];
1527        struct {
1528                u32     id;     /* partition ID */
1529                u32     res;
1530                u32     alloc;  /* partition allocation */
1531                u32     way;    /* partition way */
1532        } partition_regs[16];
1533        u32     res6[704];
1534        u32     cpcerrinjhi;    /* Error injection high */
1535        u32     cpcerrinjlo;    /* Error injection lo */
1536        u32     cpcerrinjctl;   /* Error injection control */
1537        u32     res7[5];
1538        u32     cpccaptdatahi;  /* capture data high */
1539        u32     cpccaptdatalo;  /* capture data low */
1540        u32     cpcaptecc;      /* capture ECC */
1541        u32     res8[5];
1542        u32     cpcerrdet;      /* error detect */
1543        u32     cpcerrdis;      /* error disable */
1544        u32     cpcerrinten;    /* errir interrupt enable */
1545        u32     cpcerrattr;     /* error attribute */
1546        u32     cpcerreaddr;    /* error extended address */
1547        u32     cpcerraddr;     /* error address */
1548        u32     cpcerrctl;      /* error control */
1549        u32     res9[41];       /* pad out to 4k */
1550        u32     cpchdbcr0;      /* hardware debug control register 0 */
1551        u32     res10[63];      /* pad out to 4k */
1552} cpc_corenet_t;
1553
1554#define CPC_CSR0_CE     0x80000000      /* Cache Enable */
1555#define CPC_CSR0_PE     0x40000000      /* Enable ECC */
1556#define CPC_CSR0_FI     0x00200000      /* Cache Flash Invalidate */
1557#define CPC_CSR0_WT     0x00080000      /* Write-through mode */
1558#define CPC_CSR0_FL     0x00000800      /* Hardware cache flush */
1559#define CPC_CSR0_LFC    0x00000400      /* Cache Lock Flash Clear */
1560#define CPC_CFG0_SZ_MASK        0x00003fff
1561#define CPC_CFG0_SZ_K(x)        ((x & CPC_CFG0_SZ_MASK) << 6)
1562#define CPC_CFG0_NUM_WAYS(x)    (((x >> 14) & 0x1f) + 1)
1563#define CPC_CFG0_LINE_SZ(x)     ((((x >> 23) & 0x3) + 1) * 32)
1564#define CPC_SRCR1_SRBARU_MASK   0x0000ffff
1565#define CPC_SRCR1_SRBARU(x)     (((unsigned long long)x >> 32) \
1566                                 & CPC_SRCR1_SRBARU_MASK)
1567#define CPC_SRCR0_SRBARL_MASK   0xffff8000
1568#define CPC_SRCR0_SRBARL(x)     (x & CPC_SRCR0_SRBARL_MASK)
1569#define CPC_SRCR0_INTLVEN       0x00000100
1570#define CPC_SRCR0_SRAMSZ_1_WAY  0x00000000
1571#define CPC_SRCR0_SRAMSZ_2_WAY  0x00000002
1572#define CPC_SRCR0_SRAMSZ_4_WAY  0x00000004
1573#define CPC_SRCR0_SRAMSZ_8_WAY  0x00000006
1574#define CPC_SRCR0_SRAMSZ_16_WAY 0x00000008
1575#define CPC_SRCR0_SRAMSZ_32_WAY 0x0000000a
1576#define CPC_SRCR0_SRAMEN        0x00000001
1577#define CPC_ERRDIS_TMHITDIS     0x00000080      /* multi-way hit disable */
1578#define CPC_HDBCR0_CDQ_SPEC_DIS 0x08000000
1579#define CPC_HDBCR0_TAG_ECC_SCRUB_DIS    0x01000000
1580#define CPC_HDBCR0_DATA_ECC_SCRUB_DIS   0x00400000
1581#define CPC_HDBCR0_SPLRU_LEVEL_EN       0x001e0000
1582#endif /* CONFIG_SYS_FSL_CPC */
1583
1584/* Global Utilities Block */
1585#ifdef CONFIG_FSL_CORENET
1586typedef struct ccsr_gur {
1587        u32     porsr1;         /* POR status 1 */
1588        u32     porsr2;         /* POR status 2 */
1589#ifdef  CONFIG_SYS_FSL_SINGLE_SOURCE_CLK
1590#define FSL_DCFG_PORSR1_SYSCLK_SHIFT    15
1591#define FSL_DCFG_PORSR1_SYSCLK_MASK     0x1
1592#define FSL_DCFG_PORSR1_SYSCLK_SINGLE_ENDED     0x1
1593#define FSL_DCFG_PORSR1_SYSCLK_DIFF     0x0
1594#endif
1595        u8      res_008[0x20-0x8];
1596        u32     gpporcr1;       /* General-purpose POR configuration */
1597        u32     gpporcr2;       /* General-purpose POR configuration 2 */
1598        u32     dcfg_fusesr;    /* Fuse status register */
1599#define FSL_CORENET_DCFG_FUSESR_VID_SHIFT       25
1600#define FSL_CORENET_DCFG_FUSESR_VID_MASK        0x1F
1601#define FSL_CORENET_DCFG_FUSESR_ALTVID_SHIFT    20
1602#define FSL_CORENET_DCFG_FUSESR_ALTVID_MASK     0x1F
1603        u8      res_02c[0x70-0x2c];
1604        u32     devdisr;        /* Device disable control */
1605        u32     devdisr2;       /* Device disable control 2 */
1606        u32     devdisr3;       /* Device disable control 3 */
1607        u32     devdisr4;       /* Device disable control 4 */
1608#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
1609        u32     devdisr5;       /* Device disable control 5 */
1610#define FSL_CORENET_DEVDISR_PBL 0x80000000
1611#define FSL_CORENET_DEVDISR_PMAN        0x40000000
1612#define FSL_CORENET_DEVDISR_ESDHC       0x20000000
1613#define FSL_CORENET_DEVDISR_DMA1        0x00800000
1614#define FSL_CORENET_DEVDISR_DMA2        0x00400000
1615#define FSL_CORENET_DEVDISR_USB1        0x00080000
1616#define FSL_CORENET_DEVDISR_USB2        0x00040000
1617#define FSL_CORENET_DEVDISR_SATA1       0x00008000
1618#define FSL_CORENET_DEVDISR_SATA2       0x00004000
1619#define FSL_CORENET_DEVDISR_PME 0x00000800
1620#define FSL_CORENET_DEVDISR_SEC 0x00000200
1621#define FSL_CORENET_DEVDISR_RMU 0x00000080
1622#define FSL_CORENET_DEVDISR_DCE 0x00000040
1623#define FSL_CORENET_DEVDISR2_DTSEC1_1   0x80000000
1624#define FSL_CORENET_DEVDISR2_DTSEC1_2   0x40000000
1625#define FSL_CORENET_DEVDISR2_DTSEC1_3   0x20000000
1626#define FSL_CORENET_DEVDISR2_DTSEC1_4   0x10000000
1627#define FSL_CORENET_DEVDISR2_DTSEC1_5   0x08000000
1628#define FSL_CORENET_DEVDISR2_DTSEC1_6   0x04000000
1629#define FSL_CORENET_DEVDISR2_DTSEC1_9   0x00800000
1630#define FSL_CORENET_DEVDISR2_DTSEC1_10  0x00400000
1631#ifdef CONFIG_FSL_FM_10GEC_REGULAR_NOTATION
1632#define FSL_CORENET_DEVDISR2_10GEC1_1   0x80000000
1633#define FSL_CORENET_DEVDISR2_10GEC1_2   0x40000000
1634#else
1635#define FSL_CORENET_DEVDISR2_10GEC1_1   0x00800000
1636#define FSL_CORENET_DEVDISR2_10GEC1_2   0x00400000
1637#define FSL_CORENET_DEVDISR2_10GEC1_3   0x80000000
1638#define FSL_CORENET_DEVDISR2_10GEC1_4   0x40000000
1639#endif
1640#define FSL_CORENET_DEVDISR2_DTSEC2_1   0x00080000
1641#define FSL_CORENET_DEVDISR2_DTSEC2_2   0x00040000
1642#define FSL_CORENET_DEVDISR2_DTSEC2_3   0x00020000
1643#define FSL_CORENET_DEVDISR2_DTSEC2_4   0x00010000
1644#define FSL_CORENET_DEVDISR2_DTSEC2_5   0x00008000
1645#define FSL_CORENET_DEVDISR2_DTSEC2_6   0x00004000
1646#define FSL_CORENET_DEVDISR2_DTSEC2_9   0x00000800
1647#define FSL_CORENET_DEVDISR2_DTSEC2_10  0x00000400
1648#define FSL_CORENET_DEVDISR2_10GEC2_1   0x00000800
1649#define FSL_CORENET_DEVDISR2_10GEC2_2   0x00000400
1650#define FSL_CORENET_DEVDISR2_FM1        0x00000080
1651#define FSL_CORENET_DEVDISR2_FM2        0x00000040
1652#define FSL_CORENET_DEVDISR2_CPRI       0x00000008
1653#define FSL_CORENET_DEVDISR3_PCIE1      0x80000000
1654#define FSL_CORENET_DEVDISR3_PCIE2      0x40000000
1655#define FSL_CORENET_DEVDISR3_PCIE3      0x20000000
1656#define FSL_CORENET_DEVDISR3_PCIE4      0x10000000
1657#define FSL_CORENET_DEVDISR3_SRIO1      0x08000000
1658#define FSL_CORENET_DEVDISR3_SRIO2      0x04000000
1659#define FSL_CORENET_DEVDISR3_QMAN       0x00080000
1660#define FSL_CORENET_DEVDISR3_BMAN       0x00040000
1661#define FSL_CORENET_DEVDISR3_LA1        0x00008000
1662#define FSL_CORENET_DEVDISR3_MAPLE1     0x00000800
1663#define FSL_CORENET_DEVDISR3_MAPLE2     0x00000400
1664#define FSL_CORENET_DEVDISR3_MAPLE3     0x00000200
1665#define FSL_CORENET_DEVDISR4_I2C1       0x80000000
1666#define FSL_CORENET_DEVDISR4_I2C2       0x40000000
1667#define FSL_CORENET_DEVDISR4_DUART1     0x20000000
1668#define FSL_CORENET_DEVDISR4_DUART2     0x10000000
1669#define FSL_CORENET_DEVDISR4_ESPI       0x08000000
1670#define FSL_CORENET_DEVDISR5_DDR1       0x80000000
1671#define FSL_CORENET_DEVDISR5_DDR2       0x40000000
1672#define FSL_CORENET_DEVDISR5_DDR3       0x20000000
1673#define FSL_CORENET_DEVDISR5_CPC1       0x08000000
1674#define FSL_CORENET_DEVDISR5_CPC2       0x04000000
1675#define FSL_CORENET_DEVDISR5_CPC3       0x02000000
1676#define FSL_CORENET_DEVDISR5_IFC        0x00800000
1677#define FSL_CORENET_DEVDISR5_GPIO       0x00400000
1678#define FSL_CORENET_DEVDISR5_DBG        0x00200000
1679#define FSL_CORENET_DEVDISR5_NAL        0x00100000
1680#define FSL_CORENET_DEVDISR5_TIMERS     0x00020000
1681#define FSL_CORENET_NUM_DEVDISR         5
1682#else
1683#define FSL_CORENET_DEVDISR_PCIE1       0x80000000
1684#define FSL_CORENET_DEVDISR_PCIE2       0x40000000
1685#define FSL_CORENET_DEVDISR_PCIE3       0x20000000
1686#define FSL_CORENET_DEVDISR_PCIE4       0x10000000
1687#define FSL_CORENET_DEVDISR_RMU         0x08000000
1688#define FSL_CORENET_DEVDISR_SRIO1       0x04000000
1689#define FSL_CORENET_DEVDISR_SRIO2       0x02000000
1690#define FSL_CORENET_DEVDISR_DMA1        0x00400000
1691#define FSL_CORENET_DEVDISR_DMA2        0x00200000
1692#define FSL_CORENET_DEVDISR_DDR1        0x00100000
1693#define FSL_CORENET_DEVDISR_DDR2        0x00080000
1694#define FSL_CORENET_DEVDISR_DBG         0x00010000
1695#define FSL_CORENET_DEVDISR_NAL         0x00008000
1696#define FSL_CORENET_DEVDISR_SATA1       0x00004000
1697#define FSL_CORENET_DEVDISR_SATA2       0x00002000
1698#define FSL_CORENET_DEVDISR_ELBC        0x00001000
1699#define FSL_CORENET_DEVDISR_USB1        0x00000800
1700#define FSL_CORENET_DEVDISR_USB2        0x00000400
1701#define FSL_CORENET_DEVDISR_ESDHC       0x00000100
1702#define FSL_CORENET_DEVDISR_GPIO        0x00000080
1703#define FSL_CORENET_DEVDISR_ESPI        0x00000040
1704#define FSL_CORENET_DEVDISR_I2C1        0x00000020
1705#define FSL_CORENET_DEVDISR_I2C2        0x00000010
1706#define FSL_CORENET_DEVDISR_DUART1      0x00000002
1707#define FSL_CORENET_DEVDISR_DUART2      0x00000001
1708#define FSL_CORENET_DEVDISR2_PME        0x80000000
1709#define FSL_CORENET_DEVDISR2_SEC        0x40000000
1710#define FSL_CORENET_DEVDISR2_QMBM       0x08000000
1711#define FSL_CORENET_DEVDISR2_FM1        0x02000000
1712#define FSL_CORENET_DEVDISR2_10GEC1     0x01000000
1713#define FSL_CORENET_DEVDISR2_DTSEC1_1   0x00800000
1714#define FSL_CORENET_DEVDISR2_DTSEC1_2   0x00400000
1715#define FSL_CORENET_DEVDISR2_DTSEC1_3   0x00200000
1716#define FSL_CORENET_DEVDISR2_DTSEC1_4   0x00100000
1717#define FSL_CORENET_DEVDISR2_DTSEC1_5   0x00080000
1718#define FSL_CORENET_DEVDISR2_FM2        0x00020000
1719#define FSL_CORENET_DEVDISR2_10GEC2     0x00010000
1720#define FSL_CORENET_DEVDISR2_DTSEC2_1   0x00008000
1721#define FSL_CORENET_DEVDISR2_DTSEC2_2   0x00004000
1722#define FSL_CORENET_DEVDISR2_DTSEC2_3   0x00002000
1723#define FSL_CORENET_DEVDISR2_DTSEC2_4   0x00001000
1724#define FSL_CORENET_DEVDISR2_DTSEC2_5   0x00000800
1725#define FSL_CORENET_NUM_DEVDISR         2
1726        u32     powmgtcsr;      /* Power management status & control */
1727#endif
1728        u8      res8[12];
1729        u32     coredisru;      /* uppper portion for support of 64 cores */
1730        u32     coredisrl;      /* lower portion for support of 64 cores */
1731        u8      res9[8];
1732        u32     pvr;            /* Processor version */
1733        u32     svr;            /* System version */
1734        u8      res10[8];
1735        u32     rstcr;          /* Reset control */
1736        u32     rstrqpblsr;     /* Reset request preboot loader status */
1737        u8      res11[8];
1738        u32     rstrqmr1;       /* Reset request mask */
1739#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
1740#define FSL_CORENET_RSTRQMR1_SRDS_RST_MSK      0x00000800
1741#endif
1742        u8      res12[4];
1743        u32     rstrqsr1;       /* Reset request status */
1744        u8      res13[4];
1745        u8      res14[4];
1746        u32     rstrqwdtmrl;    /* Reset request WDT mask */
1747        u8      res15[4];
1748        u32     rstrqwdtsrl;    /* Reset request WDT status */
1749        u8      res16[4];
1750        u32     brrl;           /* Boot release */
1751        u8      res17[24];
1752        u32     rcwsr[16];      /* Reset control word status */
1753#define RCW_SB_EN_REG_INDEX     7
1754#define RCW_SB_EN_MASK          0x00200000
1755
1756#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
1757#define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT    16
1758/* use reserved bits 18~23 as scratch space to host DDR PLL ratio */
1759#define FSL_CORENET_RCWSR0_MEM_PLL_RAT_RESV_SHIFT       8
1760#define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK     0x3f
1761#if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160)
1762#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL         0xfc000000
1763#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT   26
1764#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL         0x00fe0000
1765#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT   17
1766#define FSL_CORENET2_RCWSR4_SRDS3_PRTCL         0x0000f800
1767#define FSL_CORENET2_RCWSR4_SRDS3_PRTCL_SHIFT   11
1768#define FSL_CORENET2_RCWSR4_SRDS4_PRTCL         0x000000f8
1769#define FSL_CORENET2_RCWSR4_SRDS4_PRTCL_SHIFT   3
1770#define FSL_CORENET_RCWSR6_BOOT_LOC     0x0f800000
1771#elif defined(CONFIG_ARCH_B4860) || defined(CONFIG_ARCH_B4420)
1772#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xfe000000
1773#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT   25
1774#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00ff0000
1775#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT   16
1776#define FSL_CORENET_RCWSR6_BOOT_LOC     0x0f800000
1777#elif defined(CONFIG_ARCH_T1040) || defined(CONFIG_ARCH_T1042)
1778#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL 0xff000000
1779#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT   24
1780#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL 0x00fe0000
1781#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT   17
1782#define FSL_CORENET_RCWSR13_EC1 0x30000000 /* bits 418..419 */
1783#define FSL_CORENET_RCWSR13_EC1_FM1_DTSEC4_RGMII        0x00000000
1784#define FSL_CORENET_RCWSR13_EC1_FM1_GPIO        0x10000000
1785#define FSL_CORENET_RCWSR13_EC1_FM1_DTSEC4_MII  0x20000000
1786#define FSL_CORENET_RCWSR13_EC2 0x0c000000 /* bits 420..421 */
1787#define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII        0x00000000
1788#define FSL_CORENET_RCWSR13_EC2_FM1_GPIO        0x04000000
1789#define FSL_CORENET_RCWSR13_MAC2_GMII_SEL       0x00000080
1790#define FSL_CORENET_RCWSR13_MAC2_GMII_SEL_L2_SWITCH     0x00000000
1791#define FSL_CORENET_RCWSR13_MAC2_GMII_SEL_ENET_PORT     0x00000080
1792#define CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET     0x28
1793#define PXCKEN_MASK     0x80000000
1794#define PXCK_MASK       0x00FF0000
1795#define PXCK_BITS_START 16
1796#elif defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
1797#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL         0xff800000
1798#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT   23
1799#define FSL_CORENET_RCWSR6_BOOT_LOC             0x0f800000
1800#define FSL_CORENET_RCWSR13_EC1                 0x30000000 /* bits 418..419 */
1801#define FSL_CORENET_RCWSR13_EC1_RGMII           0x00000000
1802#define FSL_CORENET_RCWSR13_EC1_GPIO            0x10000000
1803#define FSL_CORENET_RCWSR13_EC2                 0x0c000000
1804#define FSL_CORENET_RCWSR13_EC2_RGMII           0x08000000
1805#define CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET     0x28
1806#define CONFIG_SYS_FSL_SCFG_IODSECR1_OFFSET     0xd00
1807#define PXCKEN_MASK                             0x80000000
1808#define PXCK_MASK                               0x00FF0000
1809#define PXCK_BITS_START                         16
1810#elif defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
1811#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL         0xff000000
1812#define FSL_CORENET2_RCWSR4_SRDS1_PRTCL_SHIFT   24
1813#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL         0x00ff0000
1814#define FSL_CORENET2_RCWSR4_SRDS2_PRTCL_SHIFT   16
1815#define FSL_CORENET_RCWSR6_BOOT_LOC             0x0f800000
1816#endif
1817#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL1 0x00800000
1818#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S1_PLL2 0x00400000
1819#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL1 0x00200000
1820#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S2_PLL2 0x00100000
1821#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL1 0x00080000
1822#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S3_PLL2 0x00040000
1823#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL1 0x00020000
1824#define FSL_CORENET2_RCWSR5_SRDS_PLL_PD_S4_PLL2 0x00010000
1825#define FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_SHIFT 4
1826#define FSL_CORENET2_RCWSR5_DDR_REFCLK_SEL_MASK 0x00000011
1827#define FSL_CORENET2_RCWSR5_DDR_REFCLK_SINGLE_CLK       1
1828
1829#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
1830#define FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT    17
1831#define FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK     0x1f
1832#define FSL_CORENET_RCWSR4_SRDS_PRTCL           0xfc000000
1833#define FSL_CORENET_RCWSR5_DDR_SYNC             0x00000080
1834#define FSL_CORENET_RCWSR5_DDR_SYNC_SHIFT                7
1835#define FSL_CORENET_RCWSR5_SRDS_EN              0x00002000
1836#define FSL_CORENET_RCWSR5_SRDS2_EN             0x00001000
1837#define FSL_CORENET_RCWSR6_BOOT_LOC     0x0f800000
1838#define FSL_CORENET_RCWSRn_SRDS_LPD_B2          0x3c000000 /* bits 162..165 */
1839#define FSL_CORENET_RCWSRn_SRDS_LPD_B3          0x003c0000 /* bits 170..173 */
1840#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
1841
1842#define FSL_CORENET_RCWSR7_MCK_TO_PLAT_RAT      0x00400000
1843#define FSL_CORENET_RCWSR8_HOST_AGT_B1          0x00e00000
1844#define FSL_CORENET_RCWSR8_HOST_AGT_B2          0x00100000
1845#define FSL_CORENET_RCWSR11_EC1                 0x00c00000 /* bits 360..361 */
1846#ifdef CONFIG_ARCH_P4080
1847#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC1              0x00000000
1848#define FSL_CORENET_RCWSR11_EC1_FM1_USB1                0x00800000
1849#define FSL_CORENET_RCWSR11_EC2                 0x001c0000 /* bits 363..365 */
1850#define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC1              0x00000000
1851#define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC2              0x00080000
1852#define FSL_CORENET_RCWSR11_EC2_USB2                    0x00100000
1853#endif
1854#if defined(CONFIG_ARCH_P2041) || \
1855        defined(CONFIG_ARCH_P3041) || defined(CONFIG_ARCH_P5020)
1856#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII        0x00000000
1857#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII          0x00800000
1858#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_NONE         0x00c00000
1859#define FSL_CORENET_RCWSR11_EC2                 0x00180000 /* bits 363..364 */
1860#define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII        0x00000000
1861#define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII          0x00100000
1862#define FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_NONE         0x00180000
1863#endif
1864#if defined(CONFIG_ARCH_P5040)
1865#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_RGMII        0x00000000
1866#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_MII          0x00800000
1867#define FSL_CORENET_RCWSR11_EC1_FM1_DTSEC5_NONE         0x00c00000
1868#define FSL_CORENET_RCWSR11_EC2                 0x00180000 /* bits 363..364 */
1869#define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_RGMII        0x00000000
1870#define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_MII          0x00100000
1871#define FSL_CORENET_RCWSR11_EC2_FM2_DTSEC5_NONE         0x00180000
1872#endif
1873#if defined(CONFIG_ARCH_T4240) || defined(CONFIG_ARCH_T4160)
1874#define FSL_CORENET_RCWSR13_EC1                 0x60000000 /* bits 417..418 */
1875#define FSL_CORENET_RCWSR13_EC1_FM2_DTSEC5_RGMII        0x00000000
1876#define FSL_CORENET_RCWSR13_EC1_FM2_GPIO                0x40000000
1877#define FSL_CORENET_RCWSR13_EC2                 0x18000000 /* bits 419..420 */
1878#define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC5_RGMII        0x00000000
1879#define FSL_CORENET_RCWSR13_EC2_FM1_DTSEC6_RGMII        0x08000000
1880#define FSL_CORENET_RCWSR13_EC2_FM1_GPIO                0x10000000
1881#endif
1882#if defined(CONFIG_ARCH_T2080) || defined(CONFIG_ARCH_T2081)
1883#define FSL_CORENET_RCWSR13_EC1                 0x60000000 /* bits 417..418 */
1884#define FSL_CORENET_RCWSR13_EC1_DTSEC3_RGMII    0x00000000
1885#define FSL_CORENET_RCWSR13_EC1_GPIO            0x40000000
1886#define FSL_CORENET_RCWSR13_EC2                 0x18000000 /* bits 419..420 */
1887#define FSL_CORENET_RCWSR13_EC2_DTSEC4_RGMII    0x00000000
1888#define FSL_CORENET_RCWSR13_EC2_DTSEC10_RGMII   0x08000000
1889#define FSL_CORENET_RCWSR13_EC2_GPIO            0x10000000
1890#endif
1891        u8      res18[192];
1892        u32     scratchrw[4];   /* Scratch Read/Write */
1893        u8      res19[240];
1894        u32     scratchw1r[4];  /* Scratch Read (Write once) */
1895        u8      res20[240];
1896        u32     scrtsr[8];      /* Core reset status */
1897        u8      res21[224];
1898        u32     pex1liodnr;     /* PCI Express 1 LIODN */
1899        u32     pex2liodnr;     /* PCI Express 2 LIODN */
1900        u32     pex3liodnr;     /* PCI Express 3 LIODN */
1901        u32     pex4liodnr;     /* PCI Express 4 LIODN */
1902        u32     rio1liodnr;     /* RIO 1 LIODN */
1903        u32     rio2liodnr;     /* RIO 2 LIODN */
1904        u32     rio3liodnr;     /* RIO 3 LIODN */
1905        u32     rio4liodnr;     /* RIO 4 LIODN */
1906        u32     usb1liodnr;     /* USB 1 LIODN */
1907        u32     usb2liodnr;     /* USB 2 LIODN */
1908        u32     usb3liodnr;     /* USB 3 LIODN */
1909        u32     usb4liodnr;     /* USB 4 LIODN */
1910        u32     sdmmc1liodnr;   /* SD/MMC 1 LIODN */
1911        u32     sdmmc2liodnr;   /* SD/MMC 2 LIODN */
1912        u32     sdmmc3liodnr;   /* SD/MMC 3 LIODN */
1913        u32     sdmmc4liodnr;   /* SD/MMC 4 LIODN */
1914        u32     rio1maintliodnr;/* RIO 1 Maintenance LIODN */
1915        u32     rio2maintliodnr;/* RIO 2 Maintenance LIODN */
1916        u32     rio3maintliodnr;/* RIO 3 Maintenance LIODN */
1917        u32     rio4maintliodnr;/* RIO 4 Maintenance LIODN */
1918        u32     sata1liodnr;    /* SATA 1 LIODN */
1919        u32     sata2liodnr;    /* SATA 2 LIODN */
1920        u32     sata3liodnr;    /* SATA 3 LIODN */
1921        u32     sata4liodnr;    /* SATA 4 LIODN */
1922        u8      res22[20];
1923        u32     tdmliodnr;      /* TDM LIODN */
1924        u32     qeliodnr;       /* QE LIODN */
1925        u8      res_57c[4];
1926        u32     dma1liodnr;     /* DMA 1 LIODN */
1927        u32     dma2liodnr;     /* DMA 2 LIODN */
1928        u32     dma3liodnr;     /* DMA 3 LIODN */
1929        u32     dma4liodnr;     /* DMA 4 LIODN */
1930        u8      res23[48];
1931        u8      res24[64];
1932        u32     pblsr;          /* Preboot loader status */
1933        u32     pamubypenr;     /* PAMU bypass enable */
1934        u32     dmacr1;         /* DMA control */
1935        u8      res25[4];
1936        u32     gensr1;         /* General status */
1937        u8      res26[12];
1938        u32     gencr1;         /* General control */
1939        u8      res27[12];
1940        u8      res28[4];
1941        u32     cgensrl;        /* Core general status */
1942        u8      res29[8];
1943        u8      res30[4];
1944        u32     cgencrl;        /* Core general control */
1945        u8      res31[184];
1946        u32     sriopstecr;     /* SRIO prescaler timer enable control */
1947        u32     dcsrcr;         /* DCSR Control register */
1948        u8      res31a[56];
1949        u32     tp_ityp[64];    /* Topology Initiator Type Register */
1950        struct {
1951                u32     upper;
1952                u32     lower;
1953        } tp_cluster[16];       /* Core Cluster n Topology Register */
1954        u8      res32[1344];
1955        u32     pmuxcr;         /* Pin multiplexing control */
1956        u8      res33[60];
1957        u32     iovselsr;       /* I/O voltage selection status */
1958        u8      res34[28];
1959        u32     ddrclkdr;       /* DDR clock disable */
1960        u8      res35;
1961        u32     elbcclkdr;      /* eLBC clock disable */
1962        u8      res36[20];
1963        u32     sdhcpcr;        /* eSDHC polarity configuration */
1964        u8      res37[380];
1965} ccsr_gur_t;
1966
1967#define TP_ITYP_AV      0x00000001              /* Initiator available */
1968#define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1)      /* Initiator Type */
1969#define TP_ITYP_TYPE_OTHER      0x0
1970#define TP_ITYP_TYPE_PPC        0x1     /* PowerPC */
1971#define TP_ITYP_TYPE_SC         0x2     /* StarCore DSP */
1972#define TP_ITYP_TYPE_HA         0x3     /* HW Accelerator */
1973#define TP_ITYP_THDS(x) (((x) & 0x18) >> 3)     /* # threads */
1974#define TP_ITYP_VER(x)  (((x) & 0xe0) >> 5)     /* Initiator Version */
1975
1976#define TP_CLUSTER_EOC          0x80000000      /* end of clusters */
1977#define TP_CLUSTER_INIT_MASK    0x0000003f      /* initiator mask */
1978#define TP_INIT_PER_CLUSTER     4
1979
1980#define FSL_CORENET_DCSR_SZ_MASK        0x00000003
1981#define FSL_CORENET_DCSR_SZ_4M          0x0
1982#define FSL_CORENET_DCSR_SZ_1G          0x3
1983
1984/*
1985 * On p4080 we have an LIODN for msg unit (rmu) but not maintenance
1986 * everything after has RMan thus msg unit LIODN is used for maintenance
1987 */
1988#define rmuliodnr rio1maintliodnr
1989
1990typedef struct ccsr_clk {
1991        struct {
1992                u32 clkcncsr;   /* core cluster n clock control status */
1993                u8  res_004[0x0c];
1994                u32 clkcgnhwacsr;/* clock generator n hardware accelerator */
1995                u8  res_014[0x0c];
1996        } clkcsr[12];
1997        u8      res_100[0x680]; /* 0x100 */
1998        struct {
1999                u32 pllcngsr;
2000                u8 res10[0x1c];
2001        } pllcgsr[12];
2002        u8      res21[0x280];
2003        u32     pllpgsr;        /* 0xc00 Platform PLL General Status */
2004        u8      res16[0x1c];
2005        u32     plldgsr;        /* 0xc20 DDR PLL General Status */
2006        u8      res17[0x3dc];
2007} ccsr_clk_t;
2008
2009#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
2010typedef struct ccsr_rcpm {
2011        u8      res_00[12];
2012        u32     tph10sr0;       /* Thread PH10 Status Register */
2013        u8      res_10[12];
2014        u32     tph10setr0;     /* Thread PH10 Set Control Register */
2015        u8      res_20[12];
2016        u32     tph10clrr0;     /* Thread PH10 Clear Control Register */
2017        u8      res_30[12];
2018        u32     tph10psr0;      /* Thread PH10 Previous Status Register */
2019        u8      res_40[12];
2020        u32     twaitsr0;       /* Thread Wait Status Register */
2021        u8      res_50[96];
2022        u32     pcph15sr;       /* Physical Core PH15 Status Register */
2023        u32     pcph15setr;     /* Physical Core PH15 Set Control Register */
2024        u32     pcph15clrr;     /* Physical Core PH15 Clear Control Register */
2025        u32     pcph15psr;      /* Physical Core PH15 Prev Status Register */
2026        u8      res_c0[16];
2027        u32     pcph20sr;       /* Physical Core PH20 Status Register */
2028        u32     pcph20setr;     /* Physical Core PH20 Set Control Register */
2029        u32     pcph20clrr;     /* Physical Core PH20 Clear Control Register */
2030        u32     pcph20psr;      /* Physical Core PH20 Prev Status Register */
2031        u32     pcpw20sr;       /* Physical Core PW20 Status Register */
2032        u8      res_e0[12];
2033        u32     pcph30sr;       /* Physical Core PH30 Status Register */
2034        u32     pcph30setr;     /* Physical Core PH30 Set Control Register */
2035        u32     pcph30clrr;     /* Physical Core PH30 Clear Control Register */
2036        u32     pcph30psr;      /* Physical Core PH30 Prev Status Register */
2037        u8      res_100[32];
2038        u32     ippwrgatecr;    /* IP Power Gating Control Register */
2039        u8      res_124[12];
2040        u32     powmgtcsr;      /* Power Management Control & Status Reg */
2041        u8      res_134[12];
2042        u32     ippdexpcr[4];   /* IP Powerdown Exception Control Reg */
2043        u8      res_150[12];
2044        u32     tpmimr0;        /* Thread PM Interrupt Mask Reg */
2045        u8      res_160[12];
2046        u32     tpmcimr0;       /* Thread PM Crit Interrupt Mask Reg */
2047        u8      res_170[12];
2048        u32     tpmmcmr0;       /* Thread PM Machine Check Interrupt Mask Reg */
2049        u8      res_180[12];
2050        u32     tpmnmimr0;      /* Thread PM NMI Mask Reg */
2051        u8      res_190[12];
2052        u32     tmcpmaskcr0;    /* Thread Machine Check Mask Control Reg */
2053        u32     pctbenr;        /* Physical Core Time Base Enable Reg */
2054        u32     pctbclkselr;    /* Physical Core Time Base Clock Select */
2055        u32     tbclkdivr;      /* Time Base Clock Divider Register */
2056        u8      res_1ac[4];
2057        u32     ttbhltcr[4];    /* Thread Time Base Halt Control Register */
2058        u32     clpcl10sr;      /* Cluster PCL10 Status Register */
2059        u32     clpcl10setr;    /* Cluster PCL30 Set Control Register */
2060        u32     clpcl10clrr;    /* Cluster PCL30 Clear Control Register */
2061        u32     clpcl10psr;     /* Cluster PCL30 Prev Status Register */
2062        u32     cddslpsetr;     /* Core Domain Deep Sleep Set Register */
2063        u32     cddslpclrr;     /* Core Domain Deep Sleep Clear Register */
2064        u32     cdpwroksetr;    /* Core Domain Power OK Set Register */
2065        u32     cdpwrokclrr;    /* Core Domain Power OK Clear Register */
2066        u32     cdpwrensr;      /* Core Domain Power Enable Status Register */
2067        u32     cddslsr;        /* Core Domain Deep Sleep Status Register */
2068        u8      res_1e8[8];
2069        u32     dslpcntcr[8];   /* Deep Sleep Counter Cfg Register */
2070        u8      res_300[3568];
2071} ccsr_rcpm_t;
2072
2073#define ctbenrl pctbenr
2074
2075#else
2076typedef struct ccsr_rcpm {
2077        u8      res1[4];
2078        u32     cdozsrl;        /* Core Doze Status */
2079        u8      res2[4];
2080        u32     cdozcrl;        /* Core Doze Control */
2081        u8      res3[4];
2082        u32     cnapsrl;        /* Core Nap Status */
2083        u8      res4[4];
2084        u32     cnapcrl;        /* Core Nap Control */
2085        u8      res5[4];
2086        u32     cdozpsrl;       /* Core Doze Previous Status */
2087        u8      res6[4];
2088        u32     cdozpcrl;       /* Core Doze Previous Control */
2089        u8      res7[4];
2090        u32     cwaitsrl;       /* Core Wait Status */
2091        u8      res8[8];
2092        u32     powmgtcsr;      /* Power Mangement Control & Status */
2093        u8      res9[12];
2094        u32     ippdexpcr0;     /* IP Powerdown Exception Control 0 */
2095        u8      res10[12];
2096        u8      res11[4];
2097        u32     cpmimrl;        /* Core PM IRQ Masking */
2098        u8      res12[4];
2099        u32     cpmcimrl;       /* Core PM Critical IRQ Masking */
2100        u8      res13[4];
2101        u32     cpmmcimrl;      /* Core PM Machine Check IRQ Masking */
2102        u8      res14[4];
2103        u32     cpmnmimrl;      /* Core PM NMI Masking */
2104        u8      res15[4];
2105        u32     ctbenrl;        /* Core Time Base Enable */
2106        u8      res16[4];
2107        u32     ctbclkselrl;    /* Core Time Base Clock Select */
2108        u8      res17[4];
2109        u32     ctbhltcrl;      /* Core Time Base Halt Control */
2110        u8      res18[0xf68];
2111} ccsr_rcpm_t;
2112#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
2113
2114#else
2115typedef struct ccsr_gur {
2116        u32     porpllsr;       /* POR PLL ratio status */
2117#ifdef CONFIG_ARCH_MPC8536
2118#define MPC85xx_PORPLLSR_DDR_RATIO      0x3e000000
2119#define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT        25
2120#elif defined(CONFIG_ARCH_C29X)
2121#define MPC85xx_PORPLLSR_DDR_RATIO      0x00003f00
2122#define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT        (9 - ((gur->pordevsr2 \
2123                                        & MPC85xx_PORDEVSR2_DDR_SPD_0) \
2124                                        >> MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT))
2125#else
2126#if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132)
2127#define MPC85xx_PORPLLSR_DDR_RATIO      0x00003f00
2128#else
2129#define MPC85xx_PORPLLSR_DDR_RATIO      0x00003e00
2130#endif
2131#define MPC85xx_PORPLLSR_DDR_RATIO_SHIFT        9
2132#endif
2133#define MPC85xx_PORPLLSR_QE_RATIO       0x3e000000
2134#define MPC85xx_PORPLLSR_QE_RATIO_SHIFT         25
2135#define MPC85xx_PORPLLSR_PLAT_RATIO     0x0000003e
2136#define MPC85xx_PORPLLSR_PLAT_RATIO_SHIFT       1
2137        u32     porbmsr;        /* POR boot mode status */
2138#define MPC85xx_PORBMSR_HA              0x00070000
2139#define MPC85xx_PORBMSR_HA_SHIFT        16
2140#define MPC85xx_PORBMSR_ROMLOC_SHIFT    24
2141#define PORBMSR_ROMLOC_SPI      0x6
2142#define PORBMSR_ROMLOC_SDHC     0x7
2143#define PORBMSR_ROMLOC_NAND_2K  0x9
2144#define PORBMSR_ROMLOC_NOR      0xf
2145        u32     porimpscr;      /* POR I/O impedance status & control */
2146        u32     pordevsr;       /* POR I/O device status regsiter */
2147#if defined(CONFIG_ARCH_P1023)
2148#define MPC85xx_PORDEVSR_SGMII1_DIS     0x10000000
2149#define MPC85xx_PORDEVSR_SGMII2_DIS     0x08000000
2150#define MPC85xx_PORDEVSR_TSEC1_PRTC     0x02000000
2151#else
2152#define MPC85xx_PORDEVSR_SGMII1_DIS     0x20000000
2153#define MPC85xx_PORDEVSR_SGMII2_DIS     0x10000000
2154#endif
2155#define MPC85xx_PORDEVSR_SGMII3_DIS     0x08000000
2156#define MPC85xx_PORDEVSR_SGMII4_DIS     0x04000000
2157#define MPC85xx_PORDEVSR_SRDS2_IO_SEL   0x38000000
2158#define MPC85xx_PORDEVSR_PCI1           0x00800000
2159#if defined(CONFIG_ARCH_P1022)
2160#define MPC85xx_PORDEVSR_IO_SEL         0x007c0000
2161#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   18
2162#elif defined(CONFIG_ARCH_P1023)
2163#define MPC85xx_PORDEVSR_IO_SEL         0x00600000
2164#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   21
2165#else
2166#if defined(CONFIG_ARCH_P1010)
2167#define MPC85xx_PORDEVSR_IO_SEL         0x00600000
2168#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   21
2169#elif defined(CONFIG_ARCH_BSC9132)
2170#define MPC85xx_PORDEVSR_IO_SEL         0x00FE0000
2171#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   17
2172#elif defined(CONFIG_ARCH_C29X)
2173#define MPC85xx_PORDEVSR_IO_SEL         0x00e00000
2174#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   21
2175#else
2176#define MPC85xx_PORDEVSR_IO_SEL         0x00780000
2177#define MPC85xx_PORDEVSR_IO_SEL_SHIFT   19
2178#endif /* if defined(CONFIG_ARCH_P1010) */
2179#endif
2180#define MPC85xx_PORDEVSR_PCI2_ARB       0x00040000
2181#define MPC85xx_PORDEVSR_PCI1_ARB       0x00020000
2182#define MPC85xx_PORDEVSR_PCI1_PCI32     0x00010000
2183#define MPC85xx_PORDEVSR_PCI1_SPD       0x00008000
2184#define MPC85xx_PORDEVSR_PCI2_SPD       0x00004000
2185#define MPC85xx_PORDEVSR_DRAM_RTYPE     0x00000060
2186#define MPC85xx_PORDEVSR_RIO_CTLS       0x00000008
2187#define MPC85xx_PORDEVSR_RIO_DEV_ID     0x00000007
2188        u32     pordbgmsr;      /* POR debug mode status */
2189        u32     pordevsr2;      /* POR I/O device status 2 */
2190#if defined(CONFIG_ARCH_C29X)
2191#define MPC85xx_PORDEVSR2_DDR_SPD_0     0x00000008
2192#define MPC85xx_PORDEVSR2_DDR_SPD_0_SHIFT       3
2193#endif
2194#define MPC85xx_PORDEVSR2_SBC_MASK      0x10000000
2195/* The 8544 RM says this is bit 26, but it's really bit 24 */
2196#define MPC85xx_PORDEVSR2_SEC_CFG       0x00000080
2197        u8      res1[8];
2198        u32     gpporcr;        /* General-purpose POR configuration */
2199        u8      res2[12];
2200#if defined(CONFIG_ARCH_MPC8536)
2201        u32     gencfgr;        /* General Configuration Register */
2202#define MPC85xx_GENCFGR_SDHC_WP_INV     0x20000000
2203#else
2204        u32     gpiocr;         /* GPIO control */
2205#endif
2206        u8      res3[12];
2207#if defined(CONFIG_ARCH_MPC8569)
2208        u32     plppar1;        /* Platform port pin assignment 1 */
2209        u32     plppar2;        /* Platform port pin assignment 2 */
2210        u32     plpdir1;        /* Platform port pin direction 1 */
2211        u32     plpdir2;        /* Platform port pin direction 2 */
2212#else
2213        u32     gpoutdr;        /* General-purpose output data */
2214        u8      res4[12];
2215#endif
2216        u32     gpindr;         /* General-purpose input data */
2217        u8      res5[12];
2218        u32     pmuxcr;         /* Alt. function signal multiplex control */
2219#if defined(CONFIG_ARCH_P1010)
2220#define MPC85xx_PMUXCR_TSEC1_0_1588             0x40000000
2221#define MPC85xx_PMUXCR_TSEC1_0_RES              0xC0000000
2222#define MPC85xx_PMUXCR_TSEC1_1_1588_TRIG        0x10000000
2223#define MPC85xx_PMUXCR_TSEC1_1_GPIO_12          0x20000000
2224#define MPC85xx_PMUXCR_TSEC1_1_RES              0x30000000
2225#define MPC85xx_PMUXCR_TSEC1_2_DMA              0x04000000
2226#define MPC85xx_PMUXCR_TSEC1_2_GPIO             0x08000000
2227#define MPC85xx_PMUXCR_TSEC1_2_RES              0x0C000000
2228#define MPC85xx_PMUXCR_TSEC1_3_RES              0x01000000
2229#define MPC85xx_PMUXCR_TSEC1_3_GPIO_15          0x02000000
2230#define MPC85xx_PMUXCR_IFC_ADDR16_SDHC          0x00400000
2231#define MPC85xx_PMUXCR_IFC_ADDR16_USB           0x00800000
2232#define MPC85xx_PMUXCR_IFC_ADDR16_IFC_CS2       0x00C00000
2233#define MPC85xx_PMUXCR_IFC_ADDR17_18_SDHC       0x00100000
2234#define MPC85xx_PMUXCR_IFC_ADDR17_18_USB        0x00200000
2235#define MPC85xx_PMUXCR_IFC_ADDR17_18_DMA        0x00300000
2236#define MPC85xx_PMUXCR_IFC_ADDR19_SDHC_DATA     0x00040000
2237#define MPC85xx_PMUXCR_IFC_ADDR19_USB           0x00080000
2238#define MPC85xx_PMUXCR_IFC_ADDR19_DMA           0x000C0000
2239#define MPC85xx_PMUXCR_IFC_ADDR20_21_SDHC_DATA  0x00010000
2240#define MPC85xx_PMUXCR_IFC_ADDR20_21_USB        0x00020000
2241#define MPC85xx_PMUXCR_IFC_ADDR20_21_RES        0x00030000
2242#define MPC85xx_PMUXCR_IFC_ADDR22_SDHC          0x00004000
2243#define MPC85xx_PMUXCR_IFC_ADDR22_USB           0x00008000
2244#define MPC85xx_PMUXCR_IFC_ADDR22_RES           0x0000C000
2245#define MPC85xx_PMUXCR_IFC_ADDR23_SDHC          0x00001000
2246#define MPC85xx_PMUXCR_IFC_ADDR23_USB           0x00002000
2247#define MPC85xx_PMUXCR_IFC_ADDR23_RES           0x00003000
2248#define MPC85xx_PMUXCR_IFC_ADDR24_SDHC          0x00000400
2249#define MPC85xx_PMUXCR_IFC_ADDR24_USB           0x00000800
2250#define MPC85xx_PMUXCR_IFC_ADDR24_RES           0x00000C00
2251#define MPC85xx_PMUXCR_IFC_PAR_PERR_RES         0x00000300
2252#define MPC85xx_PMUXCR_IFC_PAR_PERR_USB         0x00000200
2253#define MPC85xx_PMUXCR_LCLK_RES                 0x00000040
2254#define MPC85xx_PMUXCR_LCLK_USB                 0x00000080
2255#define MPC85xx_PMUXCR_LCLK_IFC_CS3             0x000000C0
2256#define MPC85xx_PMUXCR_SPI_RES                  0x00000030
2257#define MPC85xx_PMUXCR_SPI_GPIO                 0x00000020
2258#define MPC85xx_PMUXCR_CAN1_UART                0x00000004
2259#define MPC85xx_PMUXCR_CAN1_TDM                 0x00000008
2260#define MPC85xx_PMUXCR_CAN1_RES                 0x0000000C
2261#define MPC85xx_PMUXCR_CAN2_UART                0x00000001
2262#define MPC85xx_PMUXCR_CAN2_TDM                 0x00000002
2263#define MPC85xx_PMUXCR_CAN2_RES                 0x00000003
2264#endif
2265#if defined(CONFIG_ARCH_P1023)
2266#define MPC85xx_PMUXCR_TSEC1_1          0x10000000
2267#else
2268#define MPC85xx_PMUXCR_SD_DATA          0x80000000
2269#define MPC85xx_PMUXCR_SDHC_CD          0x40000000
2270#define MPC85xx_PMUXCR_SDHC_WP          0x20000000
2271#define MPC85xx_PMUXCR_ELBC_OFF_USB2_ON 0x01000000
2272#define MPC85xx_PMUXCR_TDM_ENA          0x00800000
2273#define MPC85xx_PMUXCR_QE0              0x00008000
2274#define MPC85xx_PMUXCR_QE1              0x00004000
2275#define MPC85xx_PMUXCR_QE2              0x00002000
2276#define MPC85xx_PMUXCR_QE3              0x00001000
2277#define MPC85xx_PMUXCR_QE4              0x00000800
2278#define MPC85xx_PMUXCR_QE5              0x00000400
2279#define MPC85xx_PMUXCR_QE6              0x00000200
2280#define MPC85xx_PMUXCR_QE7              0x00000100
2281#define MPC85xx_PMUXCR_QE8              0x00000080
2282#define MPC85xx_PMUXCR_QE9              0x00000040
2283#define MPC85xx_PMUXCR_QE10             0x00000020
2284#define MPC85xx_PMUXCR_QE11             0x00000010
2285#define MPC85xx_PMUXCR_QE12             0x00000008
2286#endif
2287#if defined(CONFIG_ARCH_P1022)
2288#define MPC85xx_PMUXCR_TDM_MASK         0x0001cc00
2289#define MPC85xx_PMUXCR_TDM              0x00014800
2290#define MPC85xx_PMUXCR_SPI_MASK         0x00600000
2291#define MPC85xx_PMUXCR_SPI              0x00000000
2292#endif
2293#if defined(CONFIG_ARCH_BSC9131)
2294#define MPC85xx_PMUXCR_TSEC2_DMA_GPIO_IRQ       0x40000000
2295#define MPC85xx_PMUXCR_TSEC2_USB                0xC0000000
2296#define MPC85xx_PMUXCR_TSEC2_1588_PPS           0x10000000
2297#define MPC85xx_PMUXCR_TSEC2_1588_RSVD          0x30000000
2298#define MPC85xx_PMUXCR_IFC_AD_GPIO              0x04000000
2299#define MPC85xx_PMUXCR_IFC_AD_GPIO_MASK         0x0C000000
2300#define MPC85xx_PMUXCR_IFC_AD15_GPIO            0x01000000
2301#define MPC85xx_PMUXCR_IFC_AD15_TIMER2          0x02000000
2302#define MPC85xx_PMUXCR_IFC_AD16_GPO8            0x00400000
2303#define MPC85xx_PMUXCR_IFC_AD16_MSRCID0         0x00800000
2304#define MPC85xx_PMUXCR_IFC_AD17_GPO             0x00100000
2305#define MPC85xx_PMUXCR_IFC_AD17_GPO_MASK        0x00300000
2306#define MPC85xx_PMUXCR_IFC_AD17_MSRCID_DSP      0x00200000
2307#define MPC85xx_PMUXCR_IFC_CS2_GPO65            0x00040000
2308#define MPC85xx_PMUXCR_IFC_CS2_DSP_TDI          0x00080000
2309#define MPC85xx_PMUXCR_SDHC_USIM                0x00010000
2310#define MPC85xx_PMUXCR_SDHC_TDM_RFS_RCK         0x00020000
2311#define MPC85xx_PMUXCR_SDHC_GPIO77              0x00030000
2312#define MPC85xx_PMUXCR_SDHC_RESV                0x00004000
2313#define MPC85xx_PMUXCR_SDHC_TDM_TXD_RXD         0x00008000
2314#define MPC85xx_PMUXCR_SDHC_GPIO_TIMER4         0x0000C000
2315#define MPC85xx_PMUXCR_USB_CLK_UART_SIN         0x00001000
2316#define MPC85xx_PMUXCR_USB_CLK_GPIO69           0x00002000
2317#define MPC85xx_PMUXCR_USB_CLK_TIMER3           0x00003000
2318#define MPC85xx_PMUXCR_USB_UART_GPIO0           0x00000400
2319#define MPC85xx_PMUXCR_USB_RSVD                 0x00000C00
2320#define MPC85xx_PMUXCR_USB_GPIO62_TRIG_IN       0x00000800
2321#define MPC85xx_PMUXCR_USB_D1_2_IIC2_SDA_SCL    0x00000100
2322#define MPC85xx_PMUXCR_USB_D1_2_GPIO71_72       0x00000200
2323#define MPC85xx_PMUXCR_USB_D1_2_RSVD            0x00000300
2324#define MPC85xx_PMUXCR_USB_DIR_GPIO2            0x00000040
2325#define MPC85xx_PMUXCR_USB_DIR_TIMER1           0x00000080
2326#define MPC85xx_PMUXCR_USB_DIR_MCP_B            0x000000C0
2327#define MPC85xx_PMUXCR_SPI1_UART3               0x00000010
2328#define MPC85xx_PMUXCR_SPI1_SIM                 0x00000020
2329#define MPC85xx_PMUXCR_SPI1_CKSTP_IN_GPO74      0x00000030
2330#define MPC85xx_PMUXCR_SPI1_CS2_CKSTP_OUT_B     0x00000004
2331#define MPC85xx_PMUXCR_SPI1_CS2_dbg_adi1_rxen   0x00000008
2332#define MPC85xx_PMUXCR_SPI1_CS2_GPO75           0x0000000C
2333#define MPC85xx_PMUXCR_SPI1_CS3_ANT_TCXO_PWM    0x00000001
2334#define MPC85xx_PMUXCR_SPI1_CS3_dbg_adi2_rxen   0x00000002
2335#define MPC85xx_PMUXCR_SPI1_CS3_GPO76           0x00000003
2336#endif
2337#ifdef CONFIG_ARCH_BSC9132
2338#define MPC85xx_PMUXCR0_SIM_SEL_MASK    0x0003b000
2339#define MPC85xx_PMUXCR0_SIM_SEL         0x00014000
2340#endif
2341#if defined(CONFIG_ARCH_C29X)
2342#define MPC85xx_PMUXCR_SPI_MASK                 0x00000300
2343#define MPC85xx_PMUXCR_SPI                      0x00000000
2344#define MPC85xx_PMUXCR_SPI_GPIO                 0x00000100
2345#endif
2346        u32     pmuxcr2;        /* Alt. function signal multiplex control 2 */
2347#if defined(CONFIG_ARCH_P1010)
2348#define MPC85xx_PMUXCR2_UART_GPIO               0x40000000
2349#define MPC85xx_PMUXCR2_UART_TDM                0x80000000
2350#define MPC85xx_PMUXCR2_UART_RES                0xC0000000
2351#define MPC85xx_PMUXCR2_IRQ2_TRIG_IN            0x10000000
2352#define MPC85xx_PMUXCR2_IRQ2_RES                0x30000000
2353#define MPC85xx_PMUXCR2_IRQ3_SRESET             0x04000000
2354#define MPC85xx_PMUXCR2_IRQ3_RES                0x0C000000
2355#define MPC85xx_PMUXCR2_GPIO01_DRVVBUS          0x01000000
2356#define MPC85xx_PMUXCR2_GPIO01_RES              0x03000000
2357#define MPC85xx_PMUXCR2_GPIO23_CKSTP            0x00400000
2358#define MPC85xx_PMUXCR2_GPIO23_RES              0x00800000
2359#define MPC85xx_PMUXCR2_GPIO23_USB              0x00C00000
2360#define MPC85xx_PMUXCR2_GPIO4_MCP               0x00100000
2361#define MPC85xx_PMUXCR2_GPIO4_RES               0x00200000
2362#define MPC85xx_PMUXCR2_GPIO4_CLK_OUT           0x00300000
2363#define MPC85xx_PMUXCR2_GPIO5_UDE               0x00040000
2364#define MPC85xx_PMUXCR2_GPIO5_RES               0x00080000
2365#define MPC85xx_PMUXCR2_READY_ASLEEP            0x00020000
2366#define MPC85xx_PMUXCR2_DDR_ECC_MUX             0x00010000
2367#define MPC85xx_PMUXCR2_DEBUG_PORT_EXPOSE       0x00008000
2368#define MPC85xx_PMUXCR2_POST_EXPOSE             0x00004000
2369#define MPC85xx_PMUXCR2_DEBUG_MUX_SEL_USBPHY    0x00002000
2370#define MPC85xx_PMUXCR2_PLL_LKDT_EXPOSE         0x00001000
2371#endif
2372#if defined(CONFIG_ARCH_P1022)
2373#define MPC85xx_PMUXCR2_ETSECUSB_MASK   0x001f8000
2374#define MPC85xx_PMUXCR2_USB             0x00150000
2375#endif
2376#if defined(CONFIG_ARCH_BSC9131) || defined(CONFIG_ARCH_BSC9132)
2377#if defined(CONFIG_ARCH_BSC9131)
2378#define MPC85xx_PMUXCR2_UART_CTS_B0_SIM_PD              0X40000000
2379#define MPC85xx_PMUXCR2_UART_CTS_B0_DSP_TMS             0X80000000
2380#define MPC85xx_PMUXCR2_UART_CTS_B0_GPIO42              0xC0000000
2381#define MPC85xx_PMUXCR2_UART_RTS_B0_PWM2                0x10000000
2382#define MPC85xx_PMUXCR2_UART_RTS_B0_DSP_TCK             0x20000000
2383#define MPC85xx_PMUXCR2_UART_RTS_B0_GPIO43              0x30000000
2384#define MPC85xx_PMUXCR2_UART_CTS_B1_SIM_PD              0x04000000
2385#define MPC85xx_PMUXCR2_UART_CTS_B1_SRESET_B            0x08000000
2386#define MPC85xx_PMUXCR2_UART_CTS_B1_GPIO44              0x0C000000
2387#define MPC85xx_PMUXCR2_UART_RTS_B1_PPS_LED             0x01000000
2388#define MPC85xx_PMUXCR2_UART_RTS_B1_RSVD                0x02000000
2389#define MPC85xx_PMUXCR2_UART_RTS_B1_GPIO45              0x03000000
2390#define MPC85xx_PMUXCR2_TRIG_OUT_ASLEEP                 0x00400000
2391#define MPC85xx_PMUXCR2_TRIG_OUT_DSP_TRST_B             0x00800000
2392#define MPC85xx_PMUXCR2_ANT1_TIMER5                     0x00100000
2393#define MPC85xx_PMUXCR2_ANT1_TSEC_1588                  0x00200000
2394#define MPC85xx_PMUXCR2_ANT1_GPIO95_19                  0x00300000
2395#define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_MAX3_LOCK      0x00040000
2396#define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_RSVD           0x00080000
2397#define MPC85xx_PMUXCR2_ANT1_TX_RX_FRAME_GPIO80_20      0x000C0000
2398#define MPC85xx_PMUXCR2_ANT1_DIO0_3_SPI3_CS0            0x00010000
2399#define MPC85xx_PMUXCR2_ANT1_DIO0_3_ANT2_DO_3           0x00020000
2400#define MPC85xx_PMUXCR2_ANT1_DIO0_3_GPIO81_84           0x00030000
2401#define MPC85xx_PMUXCR2_ANT1_DIO4_7_SPI4                0x00004000
2402#define MPC85xx_PMUXCR2_ANT1_DIO4_7_ANT2_DO4_7          0x00008000
2403#define MPC85xx_PMUXCR2_ANT1_DIO4_7_GPIO85_88           0x0000C000
2404#define MPC85xx_PMUXCR2_ANT1_DIO8_9_MAX2_1_LOCK         0x00001000
2405#define MPC85xx_PMUXCR2_ANT1_DIO8_9_ANT2_DO8_9          0x00002000
2406#define MPC85xx_PMUXCR2_ANT1_DIO8_9_GPIO21_22           0x00003000
2407#define MPC85xx_PMUXCR2_ANT1_DIO10_11_TIMER6_7          0x00000400
2408#define MPC85xx_PMUXCR2_ANT1_DIO10_11_ANT2_DO10_11      0x00000800
2409#define MPC85xx_PMUXCR2_ANT1_DIO10_11_GPIO23_24         0x00000C00
2410#define MPC85xx_PMUXCR2_ANT2_RSVD                       0x00000100
2411#define MPC85xx_PMUXCR2_ANT2_GPO90_91_DMA               0x00000300
2412#define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_USB         0x00000040
2413#define MPC85xx_PMUXCR2_ANT2_ENABLE_DIO0_10_GPIO        0x000000C0
2414#define MPC85xx_PMUXCR2_ANT2_DIO11_RSVD                 0x00000010
2415#define MPC85xx_PMUXCR2_ANT2_DIO11_TIMER8               0x00000020
2416#define MPC85xx_PMUXCR2_ANT2_DIO11_GPIO61               0x00000030
2417#define MPC85xx_PMUXCR2_ANT3_AGC_GPO53                  0x00000004
2418#define MPC85xx_PMUXCR2_ANT3_DO_TDM                     0x00000001
2419#define MPC85xx_PMUXCR2_ANT3_DO_GPIO46_49               0x00000002
2420#endif
2421        u32     pmuxcr3;
2422#if defined(CONFIG_ARCH_BSC9131)
2423#define MPC85xx_PMUXCR3_ANT3_DO4_5_TDM                  0x40000000
2424#define MPC85xx_PMUXCR3_ANT3_DO4_5_GPIO_50_51           0x80000000
2425#define MPC85xx_PMUXCR3_ANT3_DO6_7_TRIG_IN_SRESET_B     0x10000000
2426#define MPC85xx_PMUXCR3_ANT3_DO6_7_GPIO_52_53           0x20000000
2427#define MPC85xx_PMUXCR3_ANT3_DO8_MCP_B                  0x04000000
2428#define MPC85xx_PMUXCR3_ANT3_DO8_GPIO54                 0x08000000
2429#define MPC85xx_PMUXCR3_ANT3_DO9_10_CKSTP_IN_OUT        0x01000000
2430#define MPC85xx_PMUXCR3_ANT3_DO9_10_GPIO55_56           0x02000000
2431#define MPC85xx_PMUXCR3_ANT3_DO11_IRQ_OUT               0x00400000
2432#define MPC85xx_PMUXCR3_ANT3_DO11_GPIO57                0x00800000
2433#define MPC85xx_PMUXCR3_SPI2_CS2_GPO93                  0x00100000
2434#define MPC85xx_PMUXCR3_SPI2_CS3_GPO94                  0x00040000
2435#define MPC85xx_PMUXCR3_ANT2_AGC_RSVD                   0x00010000
2436#define MPC85xx_PMUXCR3_ANT2_GPO89                      0x00030000
2437#endif
2438#ifdef CONFIG_ARCH_BSC9132
2439#define MPC85xx_PMUXCR3_USB_SEL_MASK    0x0000ff00
2440#define MPC85xx_PMUXCR3_UART2_SEL       0x00005000
2441#define MPC85xx_PMUXCR3_UART3_SEL_MASK  0xc0000000
2442#define MPC85xx_PMUXCR3_UART3_SEL       0x40000000
2443#endif
2444        u32 pmuxcr4;
2445#else
2446        u8      res6[8];
2447#endif
2448        u32     devdisr;        /* Device disable control */
2449#define MPC85xx_DEVDISR_PCI1            0x80000000
2450#define MPC85xx_DEVDISR_PCI2            0x40000000
2451#define MPC85xx_DEVDISR_PCIE            0x20000000
2452#define MPC85xx_DEVDISR_LBC             0x08000000
2453#define MPC85xx_DEVDISR_PCIE2           0x04000000
2454#define MPC85xx_DEVDISR_PCIE3           0x02000000
2455#define MPC85xx_DEVDISR_SEC             0x01000000
2456#define MPC85xx_DEVDISR_SRIO            0x00080000
2457#define MPC85xx_DEVDISR_RMSG            0x00040000
2458#define MPC85xx_DEVDISR_DDR             0x00010000
2459#define MPC85xx_DEVDISR_CPU             0x00008000
2460#define MPC85xx_DEVDISR_CPU0            MPC85xx_DEVDISR_CPU
2461#define MPC85xx_DEVDISR_TB              0x00004000
2462#define MPC85xx_DEVDISR_TB0             MPC85xx_DEVDISR_TB
2463#define MPC85xx_DEVDISR_CPU1            0x00002000
2464#define MPC85xx_DEVDISR_TB1             0x00001000
2465#define MPC85xx_DEVDISR_DMA             0x00000400
2466#define MPC85xx_DEVDISR_TSEC1           0x00000080
2467#define MPC85xx_DEVDISR_TSEC2           0x00000040
2468#define MPC85xx_DEVDISR_TSEC3           0x00000020
2469#define MPC85xx_DEVDISR_TSEC4           0x00000010
2470#define MPC85xx_DEVDISR_I2C             0x00000004
2471#define MPC85xx_DEVDISR_DUART           0x00000002
2472        u8      res7[12];
2473        u32     powmgtcsr;      /* Power management status & control */
2474        u8      res8[12];
2475        u32     mcpsumr;        /* Machine check summary */
2476        u8      res9[12];
2477        u32     pvr;            /* Processor version */
2478        u32     svr;            /* System version */
2479        u8      res10[8];
2480        u32     rstcr;          /* Reset control */
2481#if defined(CONFIG_ARCH_MPC8568) || defined(CONFIG_ARCH_MPC8569)
2482        u8      res11a[76];
2483        par_io_t qe_par_io[7];
2484        u8      res11b[1600];
2485#elif defined(CONFIG_ARCH_P1021) || defined(CONFIG_ARCH_P1025)
2486        u8      res11a[12];
2487        u32     iovselsr;
2488        u8      res11b[60];
2489        par_io_t qe_par_io[3];
2490        u8      res11c[1496];
2491#else
2492        u8      res11a[1868];
2493#endif
2494        u32     clkdvdr;        /* Clock Divide register */
2495        u8      res12[1532];
2496        u32     clkocr;         /* Clock out select */
2497        u8      res13[12];
2498        u32     ddrdllcr;       /* DDR DLL control */
2499        u8      res14[12];
2500        u32     lbcdllcr;       /* LBC DLL control */
2501#if defined(CONFIG_ARCH_BSC9131)
2502        u8      res15[12];
2503        u32     halt_req_mask;
2504#define HALTED_TO_HALT_REQ_MASK_0       0x80000000
2505        u8      res18[232];
2506#else
2507        u8      res15[248];
2508#endif
2509        u32     lbiuiplldcr0;   /* LBIU PLL Debug Reg 0 */
2510        u32     lbiuiplldcr1;   /* LBIU PLL Debug Reg 1 */
2511        u32     ddrioovcr;      /* DDR IO Override Control */
2512        u32     tsec12ioovcr;   /* eTSEC 1/2 IO override control */
2513        u32     tsec34ioovcr;   /* eTSEC 3/4 IO override control */
2514        u8      res16[52];
2515        u32     sdhcdcr;        /* SDHC debug control register */
2516        u8      res17[61592];
2517} ccsr_gur_t;
2518#endif
2519
2520#define SDHCDCR_CD_INV          0x80000000 /* invert SDHC card detect */
2521
2522#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
2523#define MAX_SERDES 4
2524#if defined(CONFIG_ARCH_T1024) || defined(CONFIG_ARCH_T1023)
2525#define SRDS_MAX_LANES 4
2526#else
2527#define SRDS_MAX_LANES 8
2528#endif
2529#define SRDS_MAX_BANK 2
2530typedef struct serdes_corenet {
2531        struct {
2532                u32     rstctl; /* Reset Control Register */
2533#define SRDS_RSTCTL_RST         0x80000000
2534#define SRDS_RSTCTL_RSTDONE     0x40000000
2535#define SRDS_RSTCTL_RSTERR      0x20000000
2536#define SRDS_RSTCTL_SWRST       0x10000000
2537#define SRDS_RSTCTL_SDEN        0x00000020
2538#define SRDS_RSTCTL_SDRST_B     0x00000040
2539#define SRDS_RSTCTL_PLLRST_B    0x00000080
2540#define SRDS_RSTCTL_RSTERR_SHIFT  29
2541                u32     pllcr0; /* PLL Control Register 0 */
2542#define SRDS_PLLCR0_POFF                0x80000000
2543#define SRDS_PLLCR0_RFCK_SEL_MASK       0x70000000
2544#define SRDS_PLLCR0_RFCK_SEL_100        0x00000000
2545#define SRDS_PLLCR0_RFCK_SEL_125        0x10000000
2546#define SRDS_PLLCR0_RFCK_SEL_156_25     0x20000000
2547#define SRDS_PLLCR0_RFCK_SEL_150        0x30000000
2548#define SRDS_PLLCR0_RFCK_SEL_161_13     0x40000000
2549#define SRDS_PLLCR0_RFCK_SEL_122_88     0x50000000
2550#define SRDS_PLLCR0_PLL_LCK             0x00800000
2551#define SRDS_PLLCR0_DCBIAS_OUT_EN      0x02000000
2552#define SRDS_PLLCR0_FRATE_SEL_MASK      0x000f0000
2553#define SRDS_PLLCR0_FRATE_SEL_5         0x00000000
2554#define SRDS_PLLCR0_FRATE_SEL_4_9152    0x00030000
2555#define SRDS_PLLCR0_FRATE_SEL_3_75      0x00050000
2556#define SRDS_PLLCR0_FRATE_SEL_5_15      0x00060000
2557#define SRDS_PLLCR0_FRATE_SEL_4         0x00070000
2558#define SRDS_PLLCR0_FRATE_SEL_3_125     0x00090000
2559#define SRDS_PLLCR0_FRATE_SEL_3_0       0x000a0000
2560#define SRDS_PLLCR0_FRATE_SEL_3_072     0x000c0000
2561#define SRDS_PLLCR0_DCBIAS_OVRD         0x000000F0
2562#define SRDS_PLLCR0_DCBIAS_OVRD_SHIFT   4
2563                u32     pllcr1; /* PLL Control Register 1 */
2564#define SRDS_PLLCR1_BCAP_EN             0x20000000
2565#define SRDS_PLLCR1_BCAP_OVD            0x10000000
2566#define SRDS_PLLCR1_PLL_FCAP            0x001F8000
2567#define SRDS_PLLCR1_PLL_FCAP_SHIFT      15
2568#define SRDS_PLLCR1_PLL_BWSEL           0x08000000
2569#define SRDS_PLLCR1_BYP_CAL             0x02000000
2570                u32     pllsr2; /* At 0x00c, PLL Status Register 2 */
2571#define SRDS_PLLSR2_BCAP_EN             0x00800000
2572#define SRDS_PLLSR2_BCAP_EN_SHIFT       23
2573#define SRDS_PLLSR2_FCAP                0x003F0000
2574#define SRDS_PLLSR2_FCAP_SHIFT          16
2575#define SRDS_PLLSR2_DCBIAS              0x000F0000
2576#define SRDS_PLLSR2_DCBIAS_SHIFT        16
2577                u32     pllcr3;
2578                u32     pllcr4;
2579                u8      res_18[0x20-0x18];
2580        } bank[2];
2581        u8      res_40[0x90-0x40];
2582        u32     srdstcalcr;     /* 0x90 TX Calibration Control */
2583        u8      res_94[0xa0-0x94];
2584        u32     srdsrcalcr;     /* 0xa0 RX Calibration Control */
2585        u8      res_a4[0xb0-0xa4];
2586        u32     srdsgr0;        /* 0xb0 General Register 0 */
2587        u8      res_b4[0xe0-0xb4];
2588        u32     srdspccr0;      /* 0xe0 Protocol Converter Config 0 */
2589        u32     srdspccr1;      /* 0xe4 Protocol Converter Config 1 */
2590        u32     srdspccr2;      /* 0xe8 Protocol Converter Config 2 */
2591        u32     srdspccr3;      /* 0xec Protocol Converter Config 3 */
2592        u32     srdspccr4;      /* 0xf0 Protocol Converter Config 4 */
2593        u8      res_f4[0x100-0xf4];
2594        struct {
2595                u32     lnpssr; /* 0x100, 0x120, ..., 0x1e0 */
2596                u8      res_104[0x120-0x104];
2597        } srdslnpssr[8];
2598        u8      res_200[0x800-0x200];
2599        struct {
2600                u32     gcr0;   /* 0x800 General Control Register 0 */
2601                u32     gcr1;   /* 0x804 General Control Register 1 */
2602                u32     gcr2;   /* 0x808 General Control Register 2 */
2603                u32     res_80c;
2604                u32     recr0;  /* 0x810 Receive Equalization Control */
2605                u32     res_814;
2606                u32     tecr0;  /* 0x818 Transmit Equalization Control */
2607                u32     res_81c;
2608                u32     ttlcr0; /* 0x820 Transition Tracking Loop Ctrl 0 */
2609                u8      res_824[0x840-0x824];
2610        } lane[8];      /* Lane A, B, C, D, E, F, G, H */
2611        u8      res_a00[0x1000-0xa00];  /* from 0xa00 to 0xfff */
2612} serdes_corenet_t;
2613
2614#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
2615
2616#define SRDS_MAX_LANES          18
2617#define SRDS_MAX_BANK           3
2618typedef struct serdes_corenet {
2619        struct {
2620                u32     rstctl; /* Reset Control Register */
2621#define SRDS_RSTCTL_RST         0x80000000
2622#define SRDS_RSTCTL_RSTDONE     0x40000000
2623#define SRDS_RSTCTL_RSTERR      0x20000000
2624#define SRDS_RSTCTL_SDPD        0x00000020
2625                u32     pllcr0; /* PLL Control Register 0 */
2626#define SRDS_PLLCR0_RFCK_SEL_MASK       0x70000000
2627#define SRDS_PLLCR0_PVCOCNT_EN          0x02000000
2628#define SRDS_PLLCR0_RFCK_SEL_100        0x00000000
2629#define SRDS_PLLCR0_RFCK_SEL_125        0x10000000
2630#define SRDS_PLLCR0_RFCK_SEL_156_25     0x20000000
2631#define SRDS_PLLCR0_RFCK_SEL_150        0x30000000
2632#define SRDS_PLLCR0_RFCK_SEL_161_13     0x40000000
2633#define SRDS_PLLCR0_FRATE_SEL_MASK      0x00030000
2634#define SRDS_PLLCR0_FRATE_SEL_5         0x00000000
2635#define SRDS_PLLCR0_FRATE_SEL_6_25      0x00010000
2636                u32     pllcr1; /* PLL Control Register 1 */
2637#define SRDS_PLLCR1_PLL_BWSEL   0x08000000
2638                u32     res[5];
2639        } bank[3];
2640        u32     res1[12];
2641        u32     srdstcalcr;     /* TX Calibration Control */
2642        u32     res2[3];
2643        u32     srdsrcalcr;     /* RX Calibration Control */
2644        u32     res3[3];
2645        u32     srdsgr0;        /* General Register 0 */
2646        u32     res4[11];
2647        u32     srdspccr0;      /* Protocol Converter Config 0 */
2648        u32     srdspccr1;      /* Protocol Converter Config 1 */
2649        u32     srdspccr2;      /* Protocol Converter Config 2 */
2650#define SRDS_PCCR2_RST_XGMII1           0x00800000
2651#define SRDS_PCCR2_RST_XGMII2           0x00400000
2652        u32     res5[197];
2653        struct serdes_lane {
2654                u32     gcr0;   /* General Control Register 0 */
2655#define SRDS_GCR0_RRST                  0x00400000
2656#define SRDS_GCR0_1STLANE               0x00010000
2657#define SRDS_GCR0_UOTHL                 0x00100000
2658                u32     gcr1;   /* General Control Register 1 */
2659#define SRDS_GCR1_REIDL_CTL_MASK        0x001f0000
2660#define SRDS_GCR1_REIDL_CTL_PCIE        0x00100000
2661#define SRDS_GCR1_REIDL_CTL_SRIO        0x00000000
2662#define SRDS_GCR1_REIDL_CTL_SGMII       0x00040000
2663#define SRDS_GCR1_OPAD_CTL              0x04000000
2664                u32     res1[4];
2665                u32     tecr0;  /* TX Equalization Control Reg 0 */
2666#define SRDS_TECR0_TEQ_TYPE_MASK        0x30000000
2667#define SRDS_TECR0_TEQ_TYPE_2LVL        0x10000000
2668                u32     res3;
2669                u32     ttlcr0; /* Transition Tracking Loop Ctrl 0 */
2670#define SRDS_TTLCR0_FLT_SEL_MASK        0x3f000000
2671#define SRDS_TTLCR0_FLT_SEL_KFR_26      0x10000000
2672#define SRDS_TTLCR0_FLT_SEL_KPH_28      0x08000000
2673#define SRDS_TTLCR0_FLT_SEL_750PPM      0x03000000
2674#define SRDS_TTLCR0_PM_DIS              0x00004000
2675#define SRDS_TTLCR0_FREQOVD_EN          0x00000001
2676                u32     res4[7];
2677        } lane[24];
2678        u32 res6[384];
2679} serdes_corenet_t;
2680#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
2681
2682enum {
2683        FSL_SRDS_B1_LANE_A = 0,
2684        FSL_SRDS_B1_LANE_B = 1,
2685        FSL_SRDS_B1_LANE_C = 2,
2686        FSL_SRDS_B1_LANE_D = 3,
2687        FSL_SRDS_B1_LANE_E = 4,
2688        FSL_SRDS_B1_LANE_F = 5,
2689        FSL_SRDS_B1_LANE_G = 6,
2690        FSL_SRDS_B1_LANE_H = 7,
2691        FSL_SRDS_B1_LANE_I = 8,
2692        FSL_SRDS_B1_LANE_J = 9,
2693        FSL_SRDS_B2_LANE_A = 16,
2694        FSL_SRDS_B2_LANE_B = 17,
2695        FSL_SRDS_B2_LANE_C = 18,
2696        FSL_SRDS_B2_LANE_D = 19,
2697        FSL_SRDS_B3_LANE_A = 20,
2698        FSL_SRDS_B3_LANE_B = 21,
2699        FSL_SRDS_B3_LANE_C = 22,
2700        FSL_SRDS_B3_LANE_D = 23,
2701};
2702
2703typedef struct ccsr_pme {
2704        u8      res0[0x804];
2705        u32     liodnbr;        /* LIODN Base Register */
2706        u8      res1[0x1f8];
2707        u32     srcidr;         /* Source ID Register */
2708        u8      res2[8];
2709        u32     liodnr;         /* LIODN Register */
2710        u8      res3[0x1e8];
2711        u32     pm_ip_rev_1;    /* PME IP Block Revision Reg 1*/
2712        u32     pm_ip_rev_2;    /* PME IP Block Revision Reg 1*/
2713        u8      res4[0x400];
2714} ccsr_pme_t;
2715
2716struct ccsr_pamu {
2717        u32 ppbah;
2718        u32 ppbal;
2719        u32 pplah;
2720        u32 pplal;
2721        u32 spbah;
2722        u32 spbal;
2723        u32 splah;
2724        u32 splal;
2725        u32 obah;
2726        u32 obal;
2727        u32 olah;
2728        u32 olal;
2729};
2730
2731#ifdef CONFIG_SYS_FSL_RAID_ENGINE
2732struct ccsr_raide {
2733        u8      res0[0x543];
2734        u32     liodnbr;                        /* LIODN Base Register */
2735        u8      res1[0xab8];
2736        struct {
2737                struct {
2738                        u32     cfg0;           /* cfg register 0 */
2739                        u32     cfg1;           /* cfg register 1 */
2740                        u8      res1[0x3f8];
2741                } ring[2];
2742                u8      res[0x800];
2743        } jq[2];
2744};
2745#endif
2746
2747#ifdef CONFIG_SYS_DPAA_RMAN
2748struct ccsr_rman {
2749        u8      res0[0xf64];
2750        u32     mmliodnbr;      /* Message Manager LIODN Base Register */
2751        u32     mmitar;         /* RMAN Inbound Translation Address Register */
2752        u32     mmitdr;         /* RMAN Inbound Translation Data Register */
2753        u8      res4[0x1f090];
2754};
2755#endif
2756
2757#ifdef CONFIG_SYS_PMAN
2758struct ccsr_pman {
2759        u8      res_00[0x40];
2760        u32     poes1;          /* PMAN Operation Error Status Register 1 */
2761        u32     poes2;          /* PMAN Operation Error Status Register 2 */
2762        u32     poeah;          /* PMAN Operation Error Address High */
2763        u32     poeal;          /* PMAN Operation Error Address Low */
2764        u8      res_50[0x50];
2765        u32     pr1;            /* PMAN Revision Register 1 */
2766        u32     pr2;            /* PMAN Revision Register 2 */
2767        u8      res_a8[0x8];
2768        u32     pcap;           /* PMAN Capabilities Register */
2769        u8      res_b4[0xc];
2770        u32     pc1;            /* PMAN Control Register 1 */
2771        u32     pc2;            /* PMAN Control Register 2 */
2772        u32     pc3;            /* PMAN Control Register 3 */
2773        u32     pc4;            /* PMAN Control Register 4 */
2774        u32     pc5;            /* PMAN Control Register 5 */
2775        u32     pc6;            /* PMAN Control Register 6 */
2776        u8      res_d8[0x8];
2777        u32     ppa1;           /* PMAN Prefetch Attributes Register 1 */
2778        u32     ppa2;           /* PMAN Prefetch Attributes Register 2 */
2779        u8      res_e8[0x8];
2780        u32     pics;           /* PMAN Interrupt Control and Status */
2781        u8      res_f4[0xf0c];
2782};
2783#endif
2784
2785#ifdef CONFIG_FSL_CORENET
2786#define CONFIG_SYS_FSL_CORENET_CCM_OFFSET       0x0000
2787#ifdef CONFIG_SYS_PMAN
2788#define CONFIG_SYS_FSL_CORENET_PMAN1_OFFSET     0x4000
2789#define CONFIG_SYS_FSL_CORENET_PMAN2_OFFSET     0x5000
2790#define CONFIG_SYS_FSL_CORENET_PMAN3_OFFSET     0x6000
2791#endif
2792#define CONFIG_SYS_MPC8xxx_DDR_OFFSET           0x8000
2793#define CONFIG_SYS_MPC8xxx_DDR2_OFFSET          0x9000
2794#define CONFIG_SYS_MPC8xxx_DDR3_OFFSET          0xA000
2795#define CONFIG_SYS_FSL_CORENET_CLK_OFFSET       0xE1000
2796#define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET      0xE2000
2797#ifdef CONFIG_SYS_FSL_SFP_VER_3_0
2798/* In SFPv3, OSPR register is now at offset 0x200.
2799 *  * So directly mapping sfp register map to this address */
2800#define CONFIG_SYS_OSPR_OFFSET                  0x200
2801#define CONFIG_SYS_SFP_OFFSET            (0xE8000 + CONFIG_SYS_OSPR_OFFSET)
2802#else
2803#define CONFIG_SYS_SFP_OFFSET                   0xE8000
2804#endif
2805#define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET    0xEA000
2806#define CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET   0xEB000
2807#define CONFIG_SYS_FSL_CORENET_SERDES3_OFFSET   0xEC000
2808#define CONFIG_SYS_FSL_CORENET_SERDES4_OFFSET   0xED000
2809#define CONFIG_SYS_FSL_CPC_OFFSET               0x10000
2810#define CONFIG_SYS_FSL_SCFG_OFFSET              0xFC000
2811#define CONFIG_SYS_FSL_PAMU_OFFSET              0x20000
2812#define CONFIG_SYS_MPC85xx_DMA1_OFFSET          0x100000
2813#define CONFIG_SYS_MPC85xx_DMA2_OFFSET          0x101000
2814#define CONFIG_SYS_MPC85xx_DMA3_OFFSET          0x102000
2815#define CONFIG_SYS_MPC85xx_DMA_OFFSET           CONFIG_SYS_MPC85xx_DMA1_OFFSET
2816#define CONFIG_SYS_MPC85xx_ESPI_OFFSET          0x110000
2817#define CONFIG_SYS_MPC85xx_ESDHC_OFFSET         0x114000
2818#define CONFIG_SYS_MPC85xx_LBC_OFFSET           0x124000
2819#define CONFIG_SYS_MPC85xx_IFC_OFFSET           0x124000
2820#define CONFIG_SYS_MPC85xx_GPIO_OFFSET          0x130000
2821#define CONFIG_SYS_MPC85xx_TDM_OFFSET           0x185000
2822#define CONFIG_SYS_MPC85xx_QE_OFFSET            0x140000
2823#define CONFIG_SYS_FSL_CORENET_RMAN_OFFSET      0x1e0000
2824#if defined(CONFIG_SYS_FSL_QORIQ_CHASSIS2) && !defined(CONFIG_ARCH_B4860) && \
2825        !defined(CONFIG_ARCH_B4420)
2826#define CONFIG_SYS_MPC85xx_PCIE1_OFFSET         0x240000
2827#define CONFIG_SYS_MPC85xx_PCIE2_OFFSET         0x250000
2828#define CONFIG_SYS_MPC85xx_PCIE3_OFFSET         0x260000
2829#define CONFIG_SYS_MPC85xx_PCIE4_OFFSET         0x270000
2830#else
2831#define CONFIG_SYS_MPC85xx_PCIE1_OFFSET         0x200000
2832#define CONFIG_SYS_MPC85xx_PCIE2_OFFSET         0x201000
2833#define CONFIG_SYS_MPC85xx_PCIE3_OFFSET         0x202000
2834#define CONFIG_SYS_MPC85xx_PCIE4_OFFSET         0x203000
2835#endif
2836#define CONFIG_SYS_MPC85xx_USB1_OFFSET          0x210000
2837#define CONFIG_SYS_MPC85xx_USB2_OFFSET          0x211000
2838#define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET 0x214000
2839#define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET 0x214100
2840#define CONFIG_SYS_MPC85xx_SATA1_OFFSET         0x220000
2841#define CONFIG_SYS_MPC85xx_SATA2_OFFSET         0x221000
2842#define CONFIG_SYS_FSL_SEC_OFFSET               0x300000
2843#define CONFIG_SYS_FSL_JR0_OFFSET               0x301000
2844#define CONFIG_SYS_SEC_MON_OFFSET               0x314000
2845#define CONFIG_SYS_FSL_CORENET_PME_OFFSET       0x316000
2846#define CONFIG_SYS_FSL_QMAN_OFFSET              0x318000
2847#define CONFIG_SYS_FSL_BMAN_OFFSET              0x31a000
2848#define CONFIG_SYS_FSL_RAID_ENGINE_OFFSET       0x320000
2849#define CONFIG_SYS_FSL_FM1_OFFSET               0x400000
2850#define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET        0x488000
2851#define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET        0x489000
2852#define CONFIG_SYS_FSL_FM1_RX2_1G_OFFSET        0x48a000
2853#define CONFIG_SYS_FSL_FM1_RX3_1G_OFFSET        0x48b000
2854#define CONFIG_SYS_FSL_FM1_RX4_1G_OFFSET        0x48c000
2855#define CONFIG_SYS_FSL_FM1_RX5_1G_OFFSET        0x48d000
2856#define CONFIG_SYS_FSL_FM1_RX0_10G_OFFSET       0x490000
2857#define CONFIG_SYS_FSL_FM1_RX1_10G_OFFSET       0x491000
2858#define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET        0x4e0000
2859#define CONFIG_SYS_FSL_FM2_OFFSET               0x500000
2860#define CONFIG_SYS_FSL_FM2_RX0_1G_OFFSET        0x588000
2861#define CONFIG_SYS_FSL_FM2_RX1_1G_OFFSET        0x589000
2862#define CONFIG_SYS_FSL_FM2_RX2_1G_OFFSET        0x58a000
2863#define CONFIG_SYS_FSL_FM2_RX3_1G_OFFSET        0x58b000
2864#define CONFIG_SYS_FSL_FM2_RX4_1G_OFFSET        0x58c000
2865#define CONFIG_SYS_FSL_FM2_RX5_1G_OFFSET        0x58d000
2866#define CONFIG_SYS_FSL_FM2_RX0_10G_OFFSET       0x590000
2867#define CONFIG_SYS_FSL_FM2_RX1_10G_OFFSET       0x591000
2868#define CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET      0xC20000
2869#else
2870#define CONFIG_SYS_MPC85xx_ECM_OFFSET           0x0000
2871#define CONFIG_SYS_MPC8xxx_DDR_OFFSET           0x2000
2872#define CONFIG_SYS_MPC85xx_LBC_OFFSET           0x5000
2873#define CONFIG_SYS_MPC8xxx_DDR2_OFFSET          0x6000
2874#define CONFIG_SYS_MPC85xx_ESPI_OFFSET          0x7000
2875#define CONFIG_SYS_MPC85xx_PCI1_OFFSET          0x8000
2876#define CONFIG_SYS_MPC85xx_PCIX_OFFSET          0x8000
2877#define CONFIG_SYS_MPC85xx_PCI2_OFFSET          0x9000
2878#define CONFIG_SYS_MPC85xx_PCIX2_OFFSET         0x9000
2879#define CONFIG_SYS_MPC85xx_PCIE1_OFFSET         0xa000
2880#define CONFIG_SYS_MPC85xx_PCIE2_OFFSET         0x9000
2881#if defined(CONFIG_ARCH_MPC8572) || defined(CONFIG_ARCH_P2020)
2882#define CONFIG_SYS_MPC85xx_PCIE3_OFFSET         0x8000
2883#else
2884#define CONFIG_SYS_MPC85xx_PCIE3_OFFSET         0xb000
2885#endif
2886#define CONFIG_SYS_MPC85xx_GPIO_OFFSET          0xF000
2887#define CONFIG_SYS_MPC85xx_SATA1_OFFSET         0x18000
2888#define CONFIG_SYS_MPC85xx_SATA2_OFFSET         0x19000
2889#define CONFIG_SYS_MPC85xx_IFC_OFFSET           0x1e000
2890#define CONFIG_SYS_MPC85xx_L2_OFFSET            0x20000
2891#define CONFIG_SYS_MPC85xx_DMA_OFFSET           0x21000
2892#define CONFIG_SYS_MPC85xx_USB1_OFFSET          0x22000
2893#define CONFIG_SYS_MPC85xx_USB2_OFFSET          0x23000
2894#define CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET      0xE5000
2895#define CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET      0xE5100
2896#ifdef CONFIG_TSECV2
2897#define CONFIG_SYS_TSEC1_OFFSET                 0xB0000
2898#elif defined(CONFIG_TSECV2_1)
2899#define CONFIG_SYS_TSEC1_OFFSET                 0x10000
2900#else
2901#define CONFIG_SYS_TSEC1_OFFSET                 0x24000
2902#endif
2903#define CONFIG_SYS_MDIO1_OFFSET                 0x24000
2904#define CONFIG_SYS_MPC85xx_ESDHC_OFFSET         0x2e000
2905#if defined(CONFIG_ARCH_C29X)
2906#define CONFIG_SYS_FSL_SEC_OFFSET               0x80000
2907#define CONFIG_SYS_FSL_JR0_OFFSET               0x81000
2908#else
2909#define CONFIG_SYS_FSL_SEC_OFFSET               0x30000
2910#define CONFIG_SYS_FSL_JR0_OFFSET               0x31000
2911#endif
2912#define CONFIG_SYS_MPC85xx_SERDES2_OFFSET       0xE3100
2913#define CONFIG_SYS_MPC85xx_SERDES1_OFFSET       0xE3000
2914#define CONFIG_SYS_SEC_MON_OFFSET               0xE6000
2915#define CONFIG_SYS_SFP_OFFSET                   0xE7000
2916#define CONFIG_SYS_MPC85xx_CPM_OFFSET           0x80000
2917#define CONFIG_SYS_FSL_QMAN_OFFSET              0x88000
2918#define CONFIG_SYS_FSL_BMAN_OFFSET              0x8a000
2919#define CONFIG_SYS_FSL_FM1_OFFSET               0x100000
2920#define CONFIG_SYS_FSL_FM1_RX0_1G_OFFSET        0x188000
2921#define CONFIG_SYS_FSL_FM1_RX1_1G_OFFSET        0x189000
2922#define CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET        0x1e0000
2923#endif
2924
2925#define CONFIG_SYS_MPC85xx_PIC_OFFSET           0x40000
2926#define CONFIG_SYS_MPC85xx_GUTS_OFFSET          0xE0000
2927#define CONFIG_SYS_FSL_SRIO_OFFSET              0xC0000
2928
2929#if defined(CONFIG_ARCH_BSC9132)
2930#define CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET      0x10000
2931#define CONFIG_SYS_FSL_DSP_CCSR_DDR_ADDR \
2932        (CONFIG_SYS_FSL_DSP_CCSRBAR + CONFIG_SYS_FSL_DSP_CCSR_DDR_OFFSET)
2933#endif
2934
2935#define CONFIG_SYS_FSL_CPC_ADDR \
2936        (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_CPC_OFFSET)
2937#define CONFIG_SYS_FSL_SCFG_ADDR        \
2938        (CONFIG_SYS_CCSRBAR + CONFIG_SYS_FSL_SCFG_OFFSET)
2939#define CONFIG_SYS_FSL_SCFG_PIXCLK_ADDR \
2940        (CONFIG_SYS_FSL_SCFG_ADDR + CONFIG_SYS_FSL_SCFG_PIXCLKCR_OFFSET)
2941#define CONFIG_SYS_FSL_SCFG_IODSECR1_ADDR \
2942        (CONFIG_SYS_FSL_SCFG_ADDR + CONFIG_SYS_FSL_SCFG_IODSECR1_OFFSET)
2943#define CONFIG_SYS_FSL_QMAN_ADDR \
2944        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_QMAN_OFFSET)
2945#define CONFIG_SYS_FSL_BMAN_ADDR \
2946        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_BMAN_OFFSET)
2947#define CONFIG_SYS_FSL_CORENET_PME_ADDR \
2948        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_PME_OFFSET)
2949#define CONFIG_SYS_FSL_RAID_ENGINE_ADDR \
2950        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_RAID_ENGINE_OFFSET)
2951#define CONFIG_SYS_FSL_CORENET_RMAN_ADDR \
2952        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RMAN_OFFSET)
2953#define CONFIG_SYS_MPC85xx_GUTS_ADDR \
2954        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GUTS_OFFSET)
2955#define CONFIG_SYS_FSL_CORENET_CCM_ADDR \
2956        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CCM_OFFSET)
2957#define CONFIG_SYS_FSL_CORENET_CLK_ADDR \
2958        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_CLK_OFFSET)
2959#define CONFIG_SYS_FSL_CORENET_RCPM_ADDR \
2960        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET)
2961#define CONFIG_SYS_MPC85xx_ECM_ADDR \
2962        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET)
2963#define CONFIG_SYS_FSL_DDR_ADDR \
2964        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET)
2965#define CONFIG_SYS_FSL_DDR2_ADDR \
2966        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR2_OFFSET)
2967#define CONFIG_SYS_FSL_DDR3_ADDR \
2968        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR3_OFFSET)
2969#define CONFIG_SYS_LBC_ADDR \
2970        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)
2971#define CONFIG_SYS_IFC_ADDR \
2972        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_IFC_OFFSET)
2973#define CONFIG_SYS_MPC85xx_ESPI_ADDR \
2974        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESPI_OFFSET)
2975#define CONFIG_SYS_MPC85xx_PCIX_ADDR \
2976        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX_OFFSET)
2977#define CONFIG_SYS_MPC85xx_PCIX2_ADDR \
2978        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIX2_OFFSET)
2979#define CONFIG_SYS_MPC85xx_GPIO_ADDR \
2980        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_GPIO_OFFSET)
2981#define CONFIG_SYS_MPC85xx_SATA1_ADDR \
2982        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA1_OFFSET)
2983#define CONFIG_SYS_MPC85xx_SATA2_ADDR \
2984        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SATA2_OFFSET)
2985#define CONFIG_SYS_MPC85xx_L2_ADDR \
2986        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_L2_OFFSET)
2987#define CONFIG_SYS_MPC85xx_DMA_ADDR \
2988        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DMA_OFFSET)
2989#define CONFIG_SYS_MPC85xx_ESDHC_ADDR \
2990        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ESDHC_OFFSET)
2991#define CONFIG_SYS_MPC8xxx_PIC_ADDR \
2992        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PIC_OFFSET)
2993#define CONFIG_SYS_MPC85xx_CPM_ADDR \
2994        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_CPM_OFFSET)
2995#define CONFIG_SYS_MPC85xx_SERDES1_ADDR \
2996        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES1_OFFSET)
2997#define CONFIG_SYS_MPC85xx_SERDES2_ADDR \
2998        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SERDES2_OFFSET)
2999#define CONFIG_SYS_FSL_CORENET_SERDES_ADDR \
3000        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES_OFFSET)
3001#define CONFIG_SYS_FSL_CORENET_SERDES2_ADDR \
3002        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES2_OFFSET)
3003#define CONFIG_SYS_FSL_CORENET_SERDES3_ADDR \
3004        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES3_OFFSET)
3005#define CONFIG_SYS_FSL_CORENET_SERDES4_ADDR \
3006        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_SERDES4_OFFSET)
3007#define CONFIG_SYS_MPC85xx_USB1_ADDR \
3008        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_OFFSET)
3009#define CONFIG_SYS_MPC85xx_USB2_ADDR \
3010        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_OFFSET)
3011#define CONFIG_SYS_MPC85xx_USB1_PHY_ADDR \
3012        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB1_PHY_OFFSET)
3013#define CONFIG_SYS_MPC85xx_USB2_PHY_ADDR \
3014        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_USB2_PHY_OFFSET)
3015#define CONFIG_SYS_FSL_SEC_ADDR \
3016        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET)
3017#define CONFIG_SYS_FSL_JR0_ADDR \
3018        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET)
3019#define CONFIG_SYS_FSL_FM1_ADDR \
3020        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_OFFSET)
3021#define CONFIG_SYS_FSL_FM1_DTSEC1_ADDR \
3022        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM1_DTSEC1_OFFSET)
3023#define CONFIG_SYS_FSL_FM2_ADDR \
3024        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_FM2_OFFSET)
3025#define CONFIG_SYS_FSL_SRIO_ADDR \
3026        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SRIO_OFFSET)
3027#define CONFIG_SYS_PAMU_ADDR \
3028        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_PAMU_OFFSET)
3029
3030#define CONFIG_SYS_PCI1_ADDR \
3031        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI1_OFFSET)
3032#define CONFIG_SYS_PCI2_ADDR \
3033        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCI2_OFFSET)
3034#define CONFIG_SYS_PCIE1_ADDR \
3035        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE1_OFFSET)
3036#define CONFIG_SYS_PCIE2_ADDR \
3037        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE2_OFFSET)
3038#define CONFIG_SYS_PCIE3_ADDR \
3039        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE3_OFFSET)
3040#define CONFIG_SYS_PCIE4_ADDR \
3041        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_PCIE4_OFFSET)
3042
3043#define CONFIG_SYS_SFP_ADDR  \
3044        (CONFIG_SYS_IMMR + CONFIG_SYS_SFP_OFFSET)
3045
3046#define CONFIG_SYS_SEC_MON_ADDR  \
3047        (CONFIG_SYS_IMMR + CONFIG_SYS_SEC_MON_OFFSET)
3048
3049#define TSEC_BASE_ADDR          (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
3050#define MDIO_BASE_ADDR          (CONFIG_SYS_IMMR + CONFIG_SYS_MDIO1_OFFSET)
3051
3052#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
3053struct ccsr_cluster_l2 {
3054        u32 l2csr0;     /* 0x000 L2 cache control and status register 0 */
3055        u32 l2csr1;     /* 0x004 L2 cache control and status register 1 */
3056        u32 l2cfg0;     /* 0x008 L2 cache configuration register 0 */
3057        u8  res_0c[500];/* 0x00c - 0x1ff */
3058        u32 l2pir0;     /* 0x200 L2 cache partitioning ID register 0 */
3059        u8  res_204[4];
3060        u32 l2par0;     /* 0x208 L2 cache partitioning allocation register 0 */
3061        u32 l2pwr0;     /* 0x20c L2 cache partitioning way register 0 */
3062        u32 l2pir1;     /* 0x210 L2 cache partitioning ID register 1 */
3063        u8  res_214[4];
3064        u32 l2par1;     /* 0x218 L2 cache partitioning allocation register 1 */
3065        u32 l2pwr1;     /* 0x21c L2 cache partitioning way register 1 */
3066        u32 u2pir2;     /* 0x220 L2 cache partitioning ID register 2 */
3067        u8  res_224[4];
3068        u32 l2par2;     /* 0x228 L2 cache partitioning allocation register 2 */
3069        u32 l2pwr2;     /* 0x22c L2 cache partitioning way register 2 */
3070        u32 l2pir3;     /* 0x230 L2 cache partitioning ID register 3 */
3071        u8  res_234[4];
3072        u32 l2par3;     /* 0x238 L2 cache partitining allocation register 3 */
3073        u32 l2pwr3;     /* 0x23c L2 cache partitining way register 3 */
3074        u32 l2pir4;     /* 0x240 L2 cache partitioning ID register 3 */
3075        u8  res244[4];
3076        u32 l2par4;     /* 0x248 L2 cache partitioning allocation register 3 */
3077        u32 l2pwr4;     /* 0x24c L2 cache partitioning way register 3 */
3078        u32 l2pir5;     /* 0x250 L2 cache partitioning ID register 3 */
3079        u8  res_254[4];
3080        u32 l2par5;     /* 0x258 L2 cache partitioning allocation register 3 */
3081        u32 l2pwr5;     /* 0x25c L2 cache partitioning way register 3 */
3082        u32 l2pir6;     /* 0x260 L2 cache partitioning ID register 3 */
3083        u8  res_264[4];
3084        u32 l2par6;     /* 0x268 L2 cache partitioning allocation register 3 */
3085        u32 l2pwr6;     /* 0x26c L2 cache partitioning way register 3 */
3086        u32 l2pir7;     /* 0x270 L2 cache partitioning ID register 3 */
3087        u8  res274[4];
3088        u32 l2par7;     /* 0x278 L2 cache partitioning allocation register 3 */
3089        u32 l2pwr7;     /* 0x27c L2 cache partitioning way register 3 */
3090        u8  res_280[0xb80]; /* 0x280 - 0xdff */
3091        u32 l2errinjhi; /* 0xe00 L2 cache error injection mask high */
3092        u32 l2errinjlo; /* 0xe04 L2 cache error injection mask low */
3093        u32 l2errinjctl;/* 0xe08 L2 cache error injection control */
3094        u8  res_e0c[20];        /* 0xe0c - 0x01f */
3095        u32 l2captdatahi; /* 0xe20 L2 cache error capture data high */
3096        u32 l2captdatalo; /* 0xe24 L2 cache error capture data low */
3097        u32 l2captecc;  /* 0xe28 L2 cache error capture ECC syndrome */
3098        u8  res_e2c[20];        /* 0xe2c - 0xe3f */
3099        u32 l2errdet;   /* 0xe40 L2 cache error detect */
3100        u32 l2errdis;   /* 0xe44 L2 cache error disable */
3101        u32 l2errinten; /* 0xe48 L2 cache error interrupt enable */
3102        u32 l2errattr;  /* 0xe4c L2 cache error attribute */
3103        u32 l2erreaddr; /* 0xe50 L2 cache error extended address */
3104        u32 l2erraddr;  /* 0xe54 L2 cache error address */
3105        u32 l2errctl;   /* 0xe58 L2 cache error control */
3106};
3107#define CONFIG_SYS_FSL_CLUSTER_1_L2 \
3108        (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET)
3109#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
3110
3111#define CONFIG_SYS_DCSR_DCFG_OFFSET     0X20000
3112struct dcsr_dcfg_regs {
3113        u8  res_0[0x520];
3114        u32 ecccr1;
3115#define DCSR_DCFG_ECC_DISABLE_USB1      0x00008000
3116#define DCSR_DCFG_ECC_DISABLE_USB2      0x00004000
3117        u8  res_524[0x1000 - 0x524]; /* 0x524 - 0x1000 */
3118};
3119
3120#define CONFIG_SYS_MPC85xx_SCFG \
3121        (CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_SCFG_OFFSET)
3122#define CONFIG_SYS_MPC85xx_SCFG_OFFSET  0xfc000
3123/* The supplement configuration unit register */
3124struct ccsr_scfg {
3125        u32 dpslpcr;    /* 0x000 Deep Sleep Control register */
3126        u32 usb1dpslpcsr;/* 0x004 USB1 Deep Sleep Control Status register */
3127        u32 usb2dpslpcsr;/* 0x008 USB2 Deep Sleep Control Status register */
3128        u32 fmclkdpslpcr;/* 0x00c FM Clock Deep Sleep Control register */
3129        u32 res1[4];
3130        u32 esgmiiselcr;/* 0x020 Ethernet Switch SGMII Select Control reg */
3131        u32 res2;
3132        u32 pixclkcr;   /* 0x028 Pixel Clock Control register */
3133        u32 res3[245];
3134        u32 qeioclkcr;  /* 0x400 QUICC Engine IO Clock Control register */
3135        u32 emiiocr;    /* 0x404 EMI MDIO Control Register */
3136        u32 sdhciovselcr;/* 0x408 SDHC IO VSEL Control register */
3137        u32 qmifrstcr;  /* 0x40c QMAN Interface Reset Control register */
3138        u32 res4[60];
3139        u32 sparecr[8]; /* 0x500 Spare Control register(0-7) */
3140};
3141#endif /*__IMMAP_85xx__*/
3142