1#ifndef __CONFIG_H 2#define __CONFIG_H 3 4#define CONFIG_CPU_SH7751 1 5#define __LITTLE_ENDIAN__ 1 6 7#define CONFIG_DISPLAY_BOARDINFO 8 9/* SCIF */ 10#define CONFIG_CONS_SCIF1 1 11 12#define CONFIG_ENV_OVERWRITE 1 13 14/* SDRAM */ 15#define CONFIG_SYS_SDRAM_BASE 0x8C000000 16#define CONFIG_SYS_SDRAM_SIZE 0x04000000 17 18#define CONFIG_SYS_PBSIZE 256 19 20#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 21/* Address of u-boot image in Flash */ 22#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) 23#define CONFIG_SYS_MONITOR_LEN (256 * 1024) 24/* Size of DRAM reserved for malloc() use */ 25#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) 26#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 27 28/* 29 * NOR Flash ( Spantion S29GL256P ) 30 */ 31#define CONFIG_SYS_FLASH_BASE (0xA0000000) 32#define CONFIG_SYS_MAX_FLASH_BANKS (1) 33#define CONFIG_SYS_MAX_FLASH_SECT 256 34#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 35 36/* 37 * SuperH Clock setting 38 */ 39#define CONFIG_SYS_CLK_FREQ 60000000 40#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 41#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */ 42 43/* 44 * IDE support 45 */ 46#define CONFIG_IDE_RESET 1 47#define CONFIG_SYS_PIO_MODE 1 48#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */ 49#define CONFIG_SYS_IDE_MAXDEVICE 1 50#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000 51#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */ 52#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */ 53#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */ 54#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */ 55#define CONFIG_IDE_SWAP_IO 56 57/* 58 * SuperH PCI Bridge Configration 59 */ 60#define CONFIG_SH7751_PCI 61 62#endif /* __CONFIG_H */ 63