1/* 2 * (C) Copyright 2000-2014 3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de. 4 * 5 * (C) Copyright 2006 6 * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de 7 * 8 * SPDX-License-Identifier: GPL-2.0+ 9 */ 10 11/* 12 * board/config.h - configuration options, board specific 13 */ 14 15#ifndef __CONFIG_H 16#define __CONFIG_H 17 18/* 19 * High Level Configuration Options 20 * (easy to change) 21 */ 22 23#define CONFIG_MPC885 1 /* This is a MPC885 CPU */ 24#define CONFIG_TQM885D 1 /* ...on a TQM88D module */ 25 26#define CONFIG_SYS_TEXT_BASE 0x40000000 27 28#define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */ 29#define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */ 30#define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */ 31#define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */ 32 /* (it will be used if there is no */ 33 /* 'cpuclk' variable with valid value) */ 34 35#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */ 36#define CONFIG_SYS_SMC_RXBUFLEN 128 37#define CONFIG_SYS_MAXIDLE 10 38#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */ 39 40#define CONFIG_BOOTCOUNT_LIMIT 41 42 43#define CONFIG_BOARD_TYPES 1 /* support board types */ 44 45#define CONFIG_PREBOOT "echo;" \ 46 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \ 47 "echo" 48 49#undef CONFIG_BOOTARGS 50 51#define CONFIG_EXTRA_ENV_SETTINGS \ 52 "netdev=eth0\0" \ 53 "nfsargs=setenv bootargs root=/dev/nfs rw " \ 54 "nfsroot=${serverip}:${rootpath}\0" \ 55 "ramargs=setenv bootargs root=/dev/ram rw\0" \ 56 "addip=setenv bootargs ${bootargs} " \ 57 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ 58 ":${hostname}:${netdev}:off panic=1\0" \ 59 "flash_nfs=run nfsargs addip;" \ 60 "bootm ${kernel_addr}\0" \ 61 "flash_self=run ramargs addip;" \ 62 "bootm ${kernel_addr} ${ramdisk_addr}\0" \ 63 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \ 64 "rootpath=/opt/eldk/ppc_8xx\0" \ 65 "bootfile=/tftpboot/TQM885D/uImage\0" \ 66 "fdt_addr=400C0000\0" \ 67 "kernel_addr=40100000\0" \ 68 "ramdisk_addr=40280000\0" \ 69 "load=tftp 200000 ${u-boot}\0" \ 70 "update=protect off 40000000 +${filesize};" \ 71 "erase 40000000 +${filesize};" \ 72 "cp.b 200000 40000000 ${filesize};" \ 73 "protect on 40000000 +${filesize}\0" \ 74 "" 75#define CONFIG_BOOTCOMMAND "run flash_self" 76 77#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ 78#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */ 79 80#undef CONFIG_WATCHDOG /* watchdog disabled */ 81 82#define CONFIG_STATUS_LED 1 /* Status LED enabled */ 83 84#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */ 85 86/* enable I2C and select the hardware/software driver */ 87#define CONFIG_SYS_I2C 88#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ 89#define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */ 90#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE 91/* 92 * Software (bit-bang) I2C driver configuration 93 */ 94#define PB_SCL 0x00000020 /* PB 26 */ 95#define PB_SDA 0x00000010 /* PB 27 */ 96 97#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL) 98#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA) 99#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA) 100#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0) 101#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \ 102 else immr->im_cpm.cp_pbdat &= ~PB_SDA 103#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \ 104 else immr->im_cpm.cp_pbdat &= ~PB_SCL 105#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */ 106 107#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */ 108#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */ 109#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 110#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ 111 112# define CONFIG_RTC_DS1337 1 113# define CONFIG_SYS_I2C_RTC_ADDR 0x68 114 115/* 116 * BOOTP options 117 */ 118#define CONFIG_BOOTP_SUBNETMASK 119#define CONFIG_BOOTP_GATEWAY 120#define CONFIG_BOOTP_HOSTNAME 121#define CONFIG_BOOTP_BOOTPATH 122#define CONFIG_BOOTP_BOOTFILESIZE 123 124#define CONFIG_MAC_PARTITION 125#define CONFIG_DOS_PARTITION 126 127#undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */ 128 129#define CONFIG_TIMESTAMP /* but print image timestmps */ 130 131/* 132 * Command line configuration. 133 */ 134#define CONFIG_CMD_DATE 135#define CONFIG_CMD_EEPROM 136#define CONFIG_CMD_IDE 137 138/* 139 * Miscellaneous configurable options 140 */ 141#define CONFIG_SYS_LONGHELP /* undef to save memory */ 142 143#define CONFIG_CMDLINE_EDITING 1 /* add command line history */ 144 145#if defined(CONFIG_CMD_KGDB) 146#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ 147#else 148#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ 149#endif 150#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ 151#define CONFIG_SYS_MAXARGS 16 /* max number of command args */ 152#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ 153 154#define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */ 155#define CONFIG_SYS_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */ 156#define CONFIG_SYS_ALT_MEMTEST /* alternate, more extensive 157 memory test.*/ 158 159#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ 160 161/* 162 * Low Level Configuration Settings 163 * (address mappings, register initial values, etc.) 164 * You should know what you are doing if you make changes here. 165 */ 166/*----------------------------------------------------------------------- 167 * Internal Memory Mapped Register 168 */ 169#define CONFIG_SYS_IMMR 0xFFF00000 170 171/*----------------------------------------------------------------------- 172 * Definitions for initial stack pointer and data area (in DPRAM) 173 */ 174#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR 175#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */ 176#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) 177#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET 178 179/*----------------------------------------------------------------------- 180 * Start addresses for the final memory configuration 181 * (Set up by the startup code) 182 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 183 */ 184#define CONFIG_SYS_SDRAM_BASE 0x00000000 185#define CONFIG_SYS_FLASH_BASE 0x40000000 186#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ 187#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE 188#define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */ 189 190/* 191 * For booting Linux, the board info and command line data 192 * have to be in the first 8 MB of memory, since this is 193 * the maximum mapped by the Linux kernel during initialization. 194 */ 195#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ 196 197/*----------------------------------------------------------------------- 198 * FLASH organization 199 */ 200 201/* use CFI flash driver */ 202#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ 203#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */ 204#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 205#define CONFIG_SYS_FLASH_EMPTY_INFO 206#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 207#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ 208#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ 209 210#define CONFIG_ENV_IS_IN_FLASH 1 211#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */ 212#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */ 213#define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */ 214 215/* Address and size of Redundant Environment Sector */ 216#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE) 217#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE) 218 219/*----------------------------------------------------------------------- 220 * Hardware Information Block 221 */ 222#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */ 223#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */ 224#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */ 225 226/*----------------------------------------------------------------------- 227 * Cache Configuration 228 */ 229#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */ 230#if defined(CONFIG_CMD_KGDB) 231#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */ 232#endif 233 234/*----------------------------------------------------------------------- 235 * SYPCR - System Protection Control 11-9 236 * SYPCR can only be written once after reset! 237 *----------------------------------------------------------------------- 238 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze 239 */ 240#if defined(CONFIG_WATCHDOG) 241#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ 242 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) 243#else 244#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP) 245#endif 246 247/*----------------------------------------------------------------------- 248 * SIUMCR - SIU Module Configuration 11-6 249 *----------------------------------------------------------------------- 250 * PCMCIA config., multi-function pin tri-state 251 */ 252#ifndef CONFIG_CAN_DRIVER 253#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) 254#else /* we must activate GPL5 in the SIUMCR for CAN */ 255#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01) 256#endif /* CONFIG_CAN_DRIVER */ 257 258/*----------------------------------------------------------------------- 259 * TBSCR - Time Base Status and Control 11-26 260 *----------------------------------------------------------------------- 261 * Clear Reference Interrupt Status, Timebase freezing enabled 262 */ 263#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) 264 265/*----------------------------------------------------------------------- 266 * PISCR - Periodic Interrupt Status and Control 11-31 267 *----------------------------------------------------------------------- 268 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled 269 */ 270#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) 271 272/*----------------------------------------------------------------------- 273 * SCCR - System Clock and reset Control Register 15-27 274 *----------------------------------------------------------------------- 275 * Set clock output, timebase and RTC source and divider, 276 * power management and some other internal clocks 277 */ 278#define SCCR_MASK SCCR_EBDF11 279#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \ 280 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \ 281 SCCR_DFALCD00) 282 283/*----------------------------------------------------------------------- 284 * PCMCIA stuff 285 *----------------------------------------------------------------------- 286 * 287 */ 288#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000) 289#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 ) 290#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000) 291#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 ) 292#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000) 293#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 ) 294#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000) 295#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 ) 296 297/*----------------------------------------------------------------------- 298 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter) 299 *----------------------------------------------------------------------- 300 */ 301 302#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */ 303#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */ 304 305#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ 306#undef CONFIG_IDE_LED /* LED for ide not supported */ 307#undef CONFIG_IDE_RESET /* reset for ide not supported */ 308 309#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ 310#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ 311 312#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 313 314#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR 315 316/* Offset for data I/O */ 317#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) 318 319/* Offset for normal register accesses */ 320#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320) 321 322/* Offset for alternate registers */ 323#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 324 325/*----------------------------------------------------------------------- 326 * 327 *----------------------------------------------------------------------- 328 * 329 */ 330#define CONFIG_SYS_DER 0 331 332/* 333 * Init Memory Controller: 334 * 335 * BR0/1 and OR0/1 (FLASH) 336 */ 337 338#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */ 339#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */ 340 341/* used to re-map FLASH both when starting from SRAM or FLASH: 342 * restrict access enough to keep SRAM working (if any) 343 * but not too much to meddle with FLASH accesses 344 */ 345#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */ 346#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */ 347 348/* 349 * FLASH timing: Default value of OR0 after reset 350 */ 351#define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \ 352 OR_SCY_6_CLK | OR_TRLX) 353 354#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) 355#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH) 356#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V ) 357 358#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP 359#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM 360#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V ) 361 362/* 363 * BR2/3 and OR2/3 (SDRAM) 364 * 365 */ 366#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */ 367#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */ 368#define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */ 369 370/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */ 371#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00 372 373#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM ) 374#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) 375 376#ifndef CONFIG_CAN_DRIVER 377#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM 378#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V ) 379#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */ 380#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */ 381#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */ 382#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI) 383#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \ 384 BR_PS_8 | BR_MS_UPMB | BR_V ) 385#endif /* CONFIG_CAN_DRIVER */ 386 387/* 388 * 4096 Rows from SDRAM example configuration 389 * 1000 factor s -> ms 390 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration 391 * 4 Number of refresh cycles per period 392 * 64 Refresh cycle in ms per number of rows 393 */ 394#define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64)) 395 396/* 397 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad) 398 * 399 * CPUclock(MHz) * 31.2 400 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0 401 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16 402 * 403 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us 404 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us 405 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us 406 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us 407 * 408 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will 409 * be met also in the default configuration, i.e. if environment variable 410 * 'cpuclk' is not set. 411 */ 412#define CONFIG_SYS_MAMR_PTA 128 413 414/* 415 * Memory Periodic Timer Prescaler Register (MPTPR) values. 416 */ 417/* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */ 418#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 419/* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */ 420#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 421 422/* 423 * MAMR settings for SDRAM 424 */ 425 426/* 8 column SDRAM */ 427#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ 428 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \ 429 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) 430/* 9 column SDRAM */ 431#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ 432 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \ 433 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) 434/* 10 column SDRAM */ 435#define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \ 436 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \ 437 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X) 438 439/* 440 * Network configuration 441 */ 442#define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */ 443#define CONFIG_FEC_ENET /* enable ethernet on FEC */ 444#define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */ 445#define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */ 446 447#if defined(CONFIG_CMD_MII) 448#define CONFIG_SYS_DISCOVER_PHY 449#define CONFIG_MII_INIT 1 450#endif 451 452#define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before 453 switching to another netwok (if the 454 tried network is unreachable) */ 455 456#define CONFIG_ETHPRIME "SCC" 457 458#define CONFIG_HWCONFIG 1 459 460#endif /* __CONFIG_H */ 461