1/* 2 * Configuation settings for the Hitachi Solution Engine 7720 3 * 4 * Copyright (C) 2007 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com> 5 * 6 * SPDX-License-Identifier: GPL-2.0+ 7 */ 8 9#ifndef __MS7720SE_H 10#define __MS7720SE_H 11 12#define CONFIG_CPU_SH7720 1 13#define CONFIG_MS7720SE 1 14 15#define CONFIG_CMD_SDRAM 16#define CONFIG_CMD_PCMCIA 17#define CONFIG_CMD_IDE 18 19#define CONFIG_BAUDRATE 115200 20#define CONFIG_BOOTARGS "console=ttySC0,115200" 21#define CONFIG_BOOTFILE "/boot/zImage" 22#define CONFIG_LOADADDR 0x8E000000 23 24#define CONFIG_DISPLAY_BOARDINFO 25#undef CONFIG_SHOW_BOOT_PROGRESS 26 27/* MEMORY */ 28#define MS7720SE_SDRAM_BASE 0x8C000000 29#define MS7720SE_FLASH_BASE_1 0xA0000000 30#define MS7720SE_FLASH_BANK_SIZE (8 * 1024 * 1024) 31 32#define CONFIG_SYS_TEXT_BASE 0x8FFC0000 33#define CONFIG_SYS_LONGHELP /* undef to save memory */ 34#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */ 35#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */ 36#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */ 37/* Buffer size for Boot Arguments passed to kernel */ 38#define CONFIG_SYS_BARGSIZE 512 39/* List of legal baudrate settings for this board */ 40#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } 41 42/* SCIF */ 43#define CONFIG_SCIF_CONSOLE 1 44#define CONFIG_CONS_SCIF0 1 45 46#define CONFIG_SYS_MEMTEST_START MS7720SE_SDRAM_BASE 47#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024)) 48 49#define CONFIG_SYS_SDRAM_BASE MS7720SE_SDRAM_BASE 50#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) 51 52#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024) 53#define CONFIG_SYS_MONITOR_BASE MS7720SE_FLASH_BASE_1 54#define CONFIG_SYS_MONITOR_LEN (128 * 1024) 55#define CONFIG_SYS_MALLOC_LEN (256 * 1024) 56#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024) 57 58/* FLASH */ 59#define CONFIG_SYS_FLASH_CFI 60#define CONFIG_FLASH_CFI_DRIVER 61#undef CONFIG_SYS_FLASH_QUIET_TEST 62#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ 63 64#define CONFIG_SYS_FLASH_BASE MS7720SE_FLASH_BASE_1 65 66#define CONFIG_SYS_MAX_FLASH_SECT 150 67#define CONFIG_SYS_MAX_FLASH_BANKS 1 68#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 69 70#define CONFIG_ENV_IS_IN_FLASH 71#define CONFIG_ENV_SECT_SIZE (64 * 1024) 72#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE 73#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) 74#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 75#define CONFIG_SYS_FLASH_WRITE_TOUT 500 76 77/* Board Clock */ 78#define CONFIG_SYS_CLK_FREQ 33333333 79#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ 80#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ 81#define CONFIG_SYS_TMU_CLK_DIV 4 /* 4 (default), 16, 64, 256 or 1024 */ 82 83/* PCMCIA */ 84#define CONFIG_IDE_PCMCIA 1 85#define CONFIG_MARUBUN_PCCARD 1 86#define CONFIG_PCMCIA_SLOT_A 1 87#define CONFIG_SYS_IDE_MAXDEVICE 1 88#define CONFIG_SYS_MARUBUN_MRSHPC 0xb83fffe0 89#define CONFIG_SYS_MARUBUN_MW1 0xb8400000 90#define CONFIG_SYS_MARUBUN_MW2 0xb8500000 91#define CONFIG_SYS_MARUBUN_IO 0xb8600000 92 93#define CONFIG_SYS_PIO_MODE 1 94#define CONFIG_SYS_IDE_MAXBUS 1 95#define CONFIG_DOS_PARTITION 1 96#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_MARUBUN_IO /* base address */ 97#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */ 98#define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */ 99#define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */ 100#define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */ 101#define CONFIG_IDE_SWAP_IO 102 103#endif /* __MS7720SE_H */ 104