1
2
3
4
5
6
7#include <common.h>
8#include <command.h>
9#include <netdev.h>
10#include <linux/compiler.h>
11#include <asm/mmu.h>
12#include <asm/processor.h>
13#include <asm/cache.h>
14#include <asm/immap_85xx.h>
15#include <asm/fsl_law.h>
16#include <asm/fsl_serdes.h>
17#include <asm/fsl_liodn.h>
18#include <fm_eth.h>
19
20#include "../common/ngpixis.h"
21#include "corenet_ds.h"
22
23DECLARE_GLOBAL_DATA_PTR;
24
25int checkboard (void)
26{
27 u8 sw;
28 struct cpu_type *cpu = gd->arch.cpu;
29#if defined(CONFIG_TARGET_P3041DS) || defined(CONFIG_TARGET_P5020DS) || \
30 defined(CONFIG_TARGET_P5040DS)
31 unsigned int i;
32#endif
33 static const char * const freq[] = {"100", "125", "156.25", "212.5" };
34
35 printf("Board: %sDS, ", cpu->name);
36 printf("Sys ID: 0x%02x, Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
37 in_8(&pixis->id), in_8(&pixis->arch), in_8(&pixis->scver));
38
39 sw = in_8(&PIXIS_SW(PIXIS_LBMAP_SWITCH));
40 sw = (sw & PIXIS_LBMAP_MASK) >> PIXIS_LBMAP_SHIFT;
41
42 if (sw < 0x8)
43 printf("vBank: %d\n", sw);
44 else if (sw == 0x8)
45 puts("Promjet\n");
46 else if (sw == 0x9)
47 puts("NAND\n");
48 else
49 printf("invalid setting of SW%u\n", PIXIS_LBMAP_SWITCH);
50
51
52
53
54
55
56
57
58 puts("SERDES Reference Clocks: ");
59#if defined(CONFIG_TARGET_P3041DS) || defined(CONFIG_TARGET_P5020DS) || \
60 defined(CONFIG_TARGET_P5040DS)
61 sw = in_8(&PIXIS_SW(5));
62 for (i = 0; i < 3; i++) {
63 unsigned int clock = (sw >> (6 - (2 * i))) & 3;
64
65 printf("Bank%u=%sMhz ", i+1, freq[clock]);
66 }
67#ifdef CONFIG_TARGET_P5040DS
68
69 sw = in_8(&PIXIS_SW(9));
70 printf("Bank4=%sMhz ", freq[sw & 3]);
71#endif
72 puts("\n");
73#else
74 sw = in_8(&PIXIS_SW(3));
75
76
77
78 printf("Bank1=%sMHz ", freq[!!(sw & 0x40)]);
79 printf("Bank2=%sMHz ", freq[1 + !!(sw & 0x20)]);
80 printf("Bank3=%sMHz\n", freq[1 + !!(sw & 0x10)]);
81#endif
82
83 return 0;
84}
85
86int board_early_init_f(void)
87{
88 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
89
90
91
92
93
94
95 setbits_be32(&gur->ddrclkdr, 0x001B001B);
96
97 return 0;
98}
99
100int board_early_init_r(void)
101{
102 const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
103 int flash_esel = find_tlb_idx((void *)flashbase, 1);
104
105
106
107
108
109
110
111 flush_dcache();
112 invalidate_icache();
113
114 if (flash_esel == -1) {
115
116 puts("Error: Could not find TLB for FLASH BASE\n");
117 flash_esel = 2;
118 } else {
119
120 disable_tlb(flash_esel);
121 }
122
123 set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
124 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
125 0, flash_esel, BOOKE_PAGESZ_256M, 1);
126
127 return 0;
128}
129
130#define NUM_SRDS_BANKS 3
131
132int misc_init_r(void)
133{
134 serdes_corenet_t *srds_regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
135 u32 actual[NUM_SRDS_BANKS];
136 unsigned int i;
137 u8 sw;
138
139#if defined(CONFIG_TARGET_P3041DS) || defined(CONFIG_TARGET_P5020DS) || \
140 defined(CONFIG_TARGET_P5040DS)
141 sw = in_8(&PIXIS_SW(5));
142 for (i = 0; i < 3; i++) {
143 unsigned int clock = (sw >> (6 - (2 * i))) & 3;
144 switch (clock) {
145 case 0:
146 actual[i] = SRDS_PLLCR0_RFCK_SEL_100;
147 break;
148 case 1:
149 actual[i] = SRDS_PLLCR0_RFCK_SEL_125;
150 break;
151 case 2:
152 actual[i] = SRDS_PLLCR0_RFCK_SEL_156_25;
153 break;
154 default:
155 printf("Warning: SDREFCLK%u switch setting of '11' is "
156 "unsupported\n", i + 1);
157 break;
158 }
159 }
160#else
161
162
163
164
165 sw = in_8(&PIXIS_SW(3));
166 actual[0] = (sw & 0x40) ?
167 SRDS_PLLCR0_RFCK_SEL_125 : SRDS_PLLCR0_RFCK_SEL_100;
168 actual[1] = (sw & 0x20) ?
169 SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125;
170 actual[2] = (sw & 0x10) ?
171 SRDS_PLLCR0_RFCK_SEL_156_25 : SRDS_PLLCR0_RFCK_SEL_125;
172#endif
173
174 for (i = 0; i < NUM_SRDS_BANKS; i++) {
175 u32 expected = srds_regs->bank[i].pllcr0 & SRDS_PLLCR0_RFCK_SEL_MASK;
176 if (expected != actual[i]) {
177 printf("Warning: SERDES bank %u expects reference clock"
178 " %sMHz, but actual is %sMHz\n", i + 1,
179 serdes_clock_to_string(expected),
180 serdes_clock_to_string(actual[i]));
181 }
182 }
183
184 return 0;
185}
186
187int ft_board_setup(void *blob, bd_t *bd)
188{
189 phys_addr_t base;
190 phys_size_t size;
191
192 ft_cpu_setup(blob, bd);
193
194 base = env_get_bootm_low();
195 size = env_get_bootm_size();
196
197 fdt_fixup_memory(blob, (u64)base, (u64)size);
198
199#ifdef CONFIG_PCI
200 pci_of_setup(blob, bd);
201#endif
202
203 fdt_fixup_liodn(blob);
204 fsl_fdt_fixup_dr_usb(blob, bd);
205
206#ifdef CONFIG_SYS_DPAA_FMAN
207 fdt_fixup_fman_ethernet(blob);
208 fdt_fixup_board_enet(blob);
209#endif
210
211 return 0;
212}
213