1
2
3
4
5
6
7
8
9
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14
15
16
17#define CONFIG_XPEDITE550X 1
18#define CONFIG_SYS_BOARD_NAME "XPedite5500"
19#define CONFIG_SYS_FORM_PMC_XMC 1
20#define CONFIG_PRPMC_PCI_ALIAS "pci0"
21#define CONFIG_BOARD_EARLY_INIT_R
22
23#ifndef CONFIG_SYS_TEXT_BASE
24#define CONFIG_SYS_TEXT_BASE 0xfff80000
25#endif
26
27#define CONFIG_PCI_SCAN_SHOW 1
28#define CONFIG_PCIE1 1
29#define CONFIG_FSL_PCI_INIT 1
30#define CONFIG_PCI_INDIRECT_BRIDGE 1
31#define CONFIG_SYS_PCI_64BIT 1
32#define CONFIG_FSL_PCIE_RESET 1
33
34
35
36
37#define CONFIG_MP
38#define CONFIG_BPTR_VIRT_ADDR 0xee000000
39#define CONFIG_MPC8xxx_DISABLE_BPTR
40
41
42
43
44#define CONFIG_SPD_EEPROM
45#define CONFIG_DDR_SPD
46#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
47#define SPD_EEPROM_ADDRESS 0x54
48#define SPD_EEPROM_OFFSET 0x200
49#define CONFIG_DIMM_SLOTS_PER_CTLR 1
50#define CONFIG_CHIP_SELECTS_PER_CTRL 2
51#define CONFIG_DDR_ECC
52#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
53#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
54#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
55#define CONFIG_VERY_BIG_RAM
56
57#ifndef __ASSEMBLY__
58extern unsigned long get_board_sys_clk(unsigned long dummy);
59extern unsigned long get_board_ddr_clk(unsigned long dummy);
60#endif
61
62#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
63#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk(0)
64
65
66
67
68#define CONFIG_L2_CACHE
69#define CONFIG_BTB
70#define CONFIG_ENABLE_36BIT_PHYS 1
71
72#define CONFIG_SYS_CCSRBAR 0xef000000
73#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
74
75
76
77
78#define CONFIG_SYS_ALT_MEMTEST
79#define CONFIG_SYS_MEMTEST_START 0x10000000
80#define CONFIG_SYS_MEMTEST_END 0x20000000
81#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
82 CONFIG_SYS_POST_I2C)
83#define I2C_ADDR_LIST {CONFIG_SYS_I2C_EEPROM_ADDR, \
84 CONFIG_SYS_I2C_LM75_ADDR, \
85 CONFIG_SYS_I2C_LM90_ADDR, \
86 CONFIG_SYS_I2C_PCA953X_ADDR0, \
87 CONFIG_SYS_I2C_PCA953X_ADDR2, \
88 CONFIG_SYS_I2C_PCA953X_ADDR3, \
89 CONFIG_SYS_I2C_RTC_ADDR}
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104#define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_8 | LCRR_EADC_3)
105
106
107
108
109#define CONFIG_SYS_NAND_BASE 0xef800000
110#define CONFIG_SYS_NAND_BASE2 0xef840000
111#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE, \
112 CONFIG_SYS_NAND_BASE2}
113#define CONFIG_SYS_MAX_NAND_DEVICE 2
114#define CONFIG_NAND_FSL_ELBC
115
116
117
118
119#define CONFIG_SYS_FLASH_BASE 0xf8000000
120#define CONFIG_SYS_FLASH_BASE2 0xf0000000
121#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
122#define CONFIG_SYS_MAX_FLASH_BANKS 2
123#define CONFIG_SYS_MAX_FLASH_SECT 1024
124#define CONFIG_SYS_FLASH_ERASE_TOUT 60000
125#define CONFIG_SYS_FLASH_WRITE_TOUT 500
126#define CONFIG_FLASH_CFI_DRIVER
127#define CONFIG_SYS_FLASH_CFI
128#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
129#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { {0xfff40000, 0xc0000}, \
130 {0xf7f40000, 0xc0000} }
131#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
132
133
134
135
136
137#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | \
138 BR_PS_16 | \
139 BR_V)
140#define CONFIG_SYS_OR0_PRELIM (OR_AM_128MB | \
141 OR_GPCM_CSNT | \
142 OR_GPCM_XACS | \
143 OR_GPCM_ACS_DIV2 | \
144 OR_GPCM_SCY_8 | \
145 OR_GPCM_TRLX | \
146 OR_GPCM_EHTR | \
147 OR_GPCM_EAD)
148
149
150#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_FLASH_BASE2 | \
151 BR_PS_16 | \
152 BR_V)
153#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
154
155
156#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_NAND_BASE | \
157 (2<<BR_DECC_SHIFT) | \
158 BR_PS_8 | \
159 BR_MS_FCM | \
160 BR_V)
161
162
163#define CONFIG_SYS_OR2_PRELIM (OR_AM_256KB | \
164 OR_FCM_PGS | \
165 OR_FCM_CSCT | \
166 OR_FCM_CST | \
167 OR_FCM_CHT | \
168 OR_FCM_SCY_1 | \
169 OR_FCM_TRLX | \
170 OR_FCM_EHTR)
171
172
173#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE2 | \
174 (2<<BR_DECC_SHIFT) | \
175 BR_PS_8 | \
176 BR_MS_FCM | \
177 BR_V)
178#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
179
180
181
182
183#define CONFIG_SYS_INIT_RAM_LOCK 1
184#define CONFIG_SYS_INIT_RAM_ADDR 0xe0000000
185#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
186
187#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
188#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
189
190#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
191#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
192
193
194
195
196#define CONFIG_CONS_INDEX 1
197#define CONFIG_SYS_NS16550_SERIAL
198#define CONFIG_SYS_NS16550_REG_SIZE 1
199#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
200#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
201#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
202#define CONFIG_SYS_BAUDRATE_TABLE \
203 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
204#define CONFIG_LOADS_ECHO 1
205#define CONFIG_SYS_LOADS_BAUD_CHANGE 1
206
207
208
209
210
211#define CONFIG_SYS_I2C
212#define CONFIG_SYS_I2C_FSL
213#define CONFIG_SYS_FSL_I2C_SPEED 400000
214#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
215#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
216#define CONFIG_SYS_FSL_I2C2_SPEED 400000
217#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
218#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
219
220
221#define CONFIG_SYS_I2C_LM75_ADDR 0x48
222
223
224#define CONFIG_SYS_I2C_LM90_ADDR 0x4C
225
226
227#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
228#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
229#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
230#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
231
232
233#define CONFIG_RTC_M41T11 1
234#define CONFIG_SYS_I2C_RTC_ADDR 0x68
235#define CONFIG_SYS_M41T11_BASE_YEAR 2000
236
237
238#define CONFIG_PCA953X
239#define CONFIG_SYS_I2C_PCA953X_ADDR0 0x18
240#define CONFIG_SYS_I2C_PCA953X_ADDR1 0x1c
241#define CONFIG_SYS_I2C_PCA953X_ADDR2 0x1e
242#define CONFIG_SYS_I2C_PCA953X_ADDR3 0x1f
243#define CONFIG_SYS_I2C_PCA953X_ADDR CONFIG_SYS_I2C_PCA953X_ADDR0
244
245
246
247
248
249#define CONFIG_SYS_PCA953X_C0_SER0_EN 0x01
250#define CONFIG_SYS_PCA953X_C0_SER0_MODE 0x02
251#define CONFIG_SYS_PCA953X_C0_SER1_EN 0x04
252#define CONFIG_SYS_PCA953X_C0_SER1_MODE 0x08
253#define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS 0x10
254#define CONFIG_SYS_PCA953X_NVM_WP 0x20
255
256
257#define CONFIG_SYS_PCA953X_XMC_GA0 0x01
258#define CONFIG_SYS_PCA953X_XMC_GA1 0x02
259#define CONFIG_SYS_PCA953X_XMC_GA2 0x04
260#define CONFIG_SYS_PCA953X_XMC_WAKE 0x10
261#define CONFIG_SYS_PCA953X_XMC_BIST 0x20
262#define CONFIG_SYS_PCA953X_PMC_EREADY 0x40
263#define CONFIG_SYS_PCA953X_PMC_MONARCH 0x80
264
265
266#define CONFIG_SYS_PCA953X_MC_GPIO0 0x01
267#define CONFIG_SYS_PCA953X_MC_GPIO1 0x02
268#define CONFIG_SYS_PCA953X_MC_GPIO2 0x04
269#define CONFIG_SYS_PCA953X_MC_GPIO3 0x08
270#define CONFIG_SYS_PCA953X_MC_GPIO4 0x10
271#define CONFIG_SYS_PCA953X_MC_GPIO5 0x20
272#define CONFIG_SYS_PCA953X_MC_GPIO6 0x40
273#define CONFIG_SYS_PCA953X_MC_GPIO7 0x80
274
275
276
277
278
279
280
281#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
282#define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
283#define CONFIG_SYS_PCIE1_MEM_SIZE 0x40000000
284#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
285#define CONFIG_SYS_PCIE1_IO_PHYS 0xe8000000
286#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
287
288
289
290
291#define CONFIG_TSEC_ENET
292#define CONFIG_TSEC_TBI
293#define CONFIG_MII 1
294#define CONFIG_MII_DEFAULT_TSEC 1
295#define CONFIG_ETHPRIME "eTSEC2"
296
297
298
299
300
301#define CONFIG_TSEC_TBICR_SETTINGS ( \
302 TBICR_PHY_RESET \
303 | TBICR_FULL_DUPLEX \
304 | TBICR_SPEED1_SET \
305 )
306
307#define CONFIG_TSEC1 1
308#define CONFIG_TSEC1_NAME "eTSEC1"
309#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
310#define TSEC1_PHY_ADDR 1
311#define TSEC1_PHYIDX 0
312#define CONFIG_HAS_ETH0
313
314#define CONFIG_TSEC2 1
315#define CONFIG_TSEC2_NAME "eTSEC2"
316#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
317#define TSEC2_PHY_ADDR 2
318#define TSEC2_PHYIDX 0
319#define CONFIG_HAS_ETH1
320
321#define CONFIG_TSEC3 1
322#define CONFIG_TSEC3_NAME "eTSEC3"
323#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
324#define TSEC3_PHY_ADDR 3
325#define TSEC3_PHYIDX 0
326#define CONFIG_HAS_ETH2
327
328
329
330
331#define CONFIG_USB_EHCI_FSL
332#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
333
334
335
336
337#define CONFIG_SYS_LONGHELP
338#define CONFIG_SYS_LOAD_ADDR 0x2000000
339#define CONFIG_CMDLINE_EDITING 1
340#define CONFIG_AUTO_COMPLETE 1
341#define CONFIG_LOADADDR 0x1000000
342#define CONFIG_PREBOOT
343#define CONFIG_INTEGRITY
344
345
346
347
348
349
350#define CONFIG_SYS_BOOTMAPSZ (16 << 20)
351#define CONFIG_SYS_BOOTM_LEN (16 << 20)
352
353
354
355
356#define CONFIG_ENV_SECT_SIZE 0x20000
357#define CONFIG_ENV_SIZE 0x8000
358#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374#define CONFIG_UBOOT1_ENV_ADDR __stringify(0xfff80000)
375#define CONFIG_UBOOT2_ENV_ADDR __stringify(0xf7f80000)
376#define CONFIG_FDT1_ENV_ADDR __stringify(0xfff00000)
377#define CONFIG_FDT2_ENV_ADDR __stringify(0xf7f00000)
378#define CONFIG_OS1_ENV_ADDR __stringify(0xfef00000)
379#define CONFIG_OS2_ENV_ADDR __stringify(0xf6f00000)
380
381#define CONFIG_PROG_UBOOT1 \
382 "$download_cmd $loadaddr $ubootfile; " \
383 "if test $? -eq 0; then " \
384 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
385 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
386 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; " \
387 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; " \
388 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; " \
389 "if test $? -ne 0; then " \
390 "echo PROGRAM FAILED; " \
391 "else; " \
392 "echo PROGRAM SUCCEEDED; " \
393 "fi; " \
394 "else; " \
395 "echo DOWNLOAD FAILED; " \
396 "fi;"
397
398#define CONFIG_PROG_UBOOT2 \
399 "$download_cmd $loadaddr $ubootfile; " \
400 "if test $? -eq 0; then " \
401 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
402 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
403 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; " \
404 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; " \
405 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; " \
406 "if test $? -ne 0; then " \
407 "echo PROGRAM FAILED; " \
408 "else; " \
409 "echo PROGRAM SUCCEEDED; " \
410 "fi; " \
411 "else; " \
412 "echo DOWNLOAD FAILED; " \
413 "fi;"
414
415#define CONFIG_BOOT_OS_NET \
416 "$download_cmd $osaddr $osfile; " \
417 "if test $? -eq 0; then " \
418 "if test -n $fdtaddr; then " \
419 "$download_cmd $fdtaddr $fdtfile; " \
420 "if test $? -eq 0; then " \
421 "bootm $osaddr - $fdtaddr; " \
422 "else; " \
423 "echo FDT DOWNLOAD FAILED; " \
424 "fi; " \
425 "else; " \
426 "bootm $osaddr; " \
427 "fi; " \
428 "else; " \
429 "echo OS DOWNLOAD FAILED; " \
430 "fi;"
431
432#define CONFIG_PROG_OS1 \
433 "$download_cmd $osaddr $osfile; " \
434 "if test $? -eq 0; then " \
435 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; " \
436 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
437 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; " \
438 "if test $? -ne 0; then " \
439 "echo OS PROGRAM FAILED; " \
440 "else; " \
441 "echo OS PROGRAM SUCCEEDED; " \
442 "fi; " \
443 "else; " \
444 "echo OS DOWNLOAD FAILED; " \
445 "fi;"
446
447#define CONFIG_PROG_OS2 \
448 "$download_cmd $osaddr $osfile; " \
449 "if test $? -eq 0; then " \
450 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; " \
451 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
452 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; " \
453 "if test $? -ne 0; then " \
454 "echo OS PROGRAM FAILED; " \
455 "else; " \
456 "echo OS PROGRAM SUCCEEDED; " \
457 "fi; " \
458 "else; " \
459 "echo OS DOWNLOAD FAILED; " \
460 "fi;"
461
462#define CONFIG_PROG_FDT1 \
463 "$download_cmd $fdtaddr $fdtfile; " \
464 "if test $? -eq 0; then " \
465 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;" \
466 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
467 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; " \
468 "if test $? -ne 0; then " \
469 "echo FDT PROGRAM FAILED; " \
470 "else; " \
471 "echo FDT PROGRAM SUCCEEDED; " \
472 "fi; " \
473 "else; " \
474 "echo FDT DOWNLOAD FAILED; " \
475 "fi;"
476
477#define CONFIG_PROG_FDT2 \
478 "$download_cmd $fdtaddr $fdtfile; " \
479 "if test $? -eq 0; then " \
480 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;" \
481 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
482 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; " \
483 "if test $? -ne 0; then " \
484 "echo FDT PROGRAM FAILED; " \
485 "else; " \
486 "echo FDT PROGRAM SUCCEEDED; " \
487 "fi; " \
488 "else; " \
489 "echo FDT DOWNLOAD FAILED; " \
490 "fi;"
491
492#define CONFIG_EXTRA_ENV_SETTINGS \
493 "autoload=yes\0" \
494 "download_cmd=tftp\0" \
495 "console_args=console=ttyS0,115200\0" \
496 "root_args=root=/dev/nfs rw\0" \
497 "misc_args=ip=on\0" \
498 "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
499 "bootfile=/home/user/file\0" \
500 "osfile=/home/user/board.uImage\0" \
501 "fdtfile=/home/user/board.dtb\0" \
502 "ubootfile=/home/user/u-boot.bin\0" \
503 "fdtaddr=0x1e00000\0" \
504 "osaddr=0x1000000\0" \
505 "loadaddr=0x1000000\0" \
506 "prog_uboot1="CONFIG_PROG_UBOOT1"\0" \
507 "prog_uboot2="CONFIG_PROG_UBOOT2"\0" \
508 "prog_os1="CONFIG_PROG_OS1"\0" \
509 "prog_os2="CONFIG_PROG_OS2"\0" \
510 "prog_fdt1="CONFIG_PROG_FDT1"\0" \
511 "prog_fdt2="CONFIG_PROG_FDT2"\0" \
512 "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0" \
513 "bootcmd_flash1=run set_bootargs; " \
514 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
515 "bootcmd_flash2=run set_bootargs; " \
516 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
517 "bootcmd=run bootcmd_flash1\0"
518#endif
519