uboot/include/pci.h
<<
>>
Prefs
   1/* SPDX-License-Identifier: GPL-2.0+ */
   2/*
   3 * (C) Copyright 2001 Sysgo Real-Time Solutions, GmbH <www.elinos.com>
   4 * Andreas Heppel <aheppel@sysgo.de>
   5 *
   6 * (C) Copyright 2002
   7 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
   8 */
   9
  10#ifndef _PCI_H
  11#define _PCI_H
  12
  13#define PCI_CFG_SPACE_SIZE      256
  14#define PCI_CFG_SPACE_EXP_SIZE  4096
  15
  16/*
  17 * Under PCI, each device has 256 bytes of configuration address space,
  18 * of which the first 64 bytes are standardized as follows:
  19 */
  20#define PCI_STD_HEADER_SIZEOF   64
  21#define PCI_VENDOR_ID           0x00    /* 16 bits */
  22#define PCI_DEVICE_ID           0x02    /* 16 bits */
  23#define PCI_COMMAND             0x04    /* 16 bits */
  24#define  PCI_COMMAND_IO         0x1     /* Enable response in I/O space */
  25#define  PCI_COMMAND_MEMORY     0x2     /* Enable response in Memory space */
  26#define  PCI_COMMAND_MASTER     0x4     /* Enable bus mastering */
  27#define  PCI_COMMAND_SPECIAL    0x8     /* Enable response to special cycles */
  28#define  PCI_COMMAND_INVALIDATE 0x10    /* Use memory write and invalidate */
  29#define  PCI_COMMAND_VGA_PALETTE 0x20   /* Enable palette snooping */
  30#define  PCI_COMMAND_PARITY     0x40    /* Enable parity checking */
  31#define  PCI_COMMAND_WAIT       0x80    /* Enable address/data stepping */
  32#define  PCI_COMMAND_SERR       0x100   /* Enable SERR */
  33#define  PCI_COMMAND_FAST_BACK  0x200   /* Enable back-to-back writes */
  34
  35#define PCI_STATUS              0x06    /* 16 bits */
  36#define  PCI_STATUS_CAP_LIST    0x10    /* Support Capability List */
  37#define  PCI_STATUS_66MHZ       0x20    /* Support 66 Mhz PCI 2.1 bus */
  38#define  PCI_STATUS_UDF         0x40    /* Support User Definable Features [obsolete] */
  39#define  PCI_STATUS_FAST_BACK   0x80    /* Accept fast-back to back */
  40#define  PCI_STATUS_PARITY      0x100   /* Detected parity error */
  41#define  PCI_STATUS_DEVSEL_MASK 0x600   /* DEVSEL timing */
  42#define  PCI_STATUS_DEVSEL_FAST 0x000
  43#define  PCI_STATUS_DEVSEL_MEDIUM 0x200
  44#define  PCI_STATUS_DEVSEL_SLOW 0x400
  45#define  PCI_STATUS_SIG_TARGET_ABORT 0x800 /* Set on target abort */
  46#define  PCI_STATUS_REC_TARGET_ABORT 0x1000 /* Master ack of " */
  47#define  PCI_STATUS_REC_MASTER_ABORT 0x2000 /* Set on master abort */
  48#define  PCI_STATUS_SIG_SYSTEM_ERROR 0x4000 /* Set when we drive SERR */
  49#define  PCI_STATUS_DETECTED_PARITY 0x8000 /* Set on parity error */
  50
  51#define PCI_CLASS_REVISION      0x08    /* High 24 bits are class, low 8
  52                                           revision */
  53#define PCI_REVISION_ID         0x08    /* Revision ID */
  54#define PCI_CLASS_PROG          0x09    /* Reg. Level Programming Interface */
  55#define PCI_CLASS_DEVICE        0x0a    /* Device class */
  56#define PCI_CLASS_CODE          0x0b    /* Device class code */
  57#define  PCI_CLASS_CODE_TOO_OLD 0x00
  58#define  PCI_CLASS_CODE_STORAGE 0x01
  59#define  PCI_CLASS_CODE_NETWORK 0x02
  60#define  PCI_CLASS_CODE_DISPLAY 0x03
  61#define  PCI_CLASS_CODE_MULTIMEDIA 0x04
  62#define  PCI_CLASS_CODE_MEMORY  0x05
  63#define  PCI_CLASS_CODE_BRIDGE  0x06
  64#define  PCI_CLASS_CODE_COMM    0x07
  65#define  PCI_CLASS_CODE_PERIPHERAL 0x08
  66#define  PCI_CLASS_CODE_INPUT   0x09
  67#define  PCI_CLASS_CODE_DOCKING 0x0A
  68#define  PCI_CLASS_CODE_PROCESSOR 0x0B
  69#define  PCI_CLASS_CODE_SERIAL  0x0C
  70#define  PCI_CLASS_CODE_WIRELESS 0x0D
  71#define  PCI_CLASS_CODE_I2O     0x0E
  72#define  PCI_CLASS_CODE_SATELLITE 0x0F
  73#define  PCI_CLASS_CODE_CRYPTO  0x10
  74#define  PCI_CLASS_CODE_DATA    0x11
  75/* Base Class 0x12 - 0xFE is reserved */
  76#define  PCI_CLASS_CODE_OTHER   0xFF
  77
  78#define PCI_CLASS_SUB_CODE      0x0a    /* Device sub-class code */
  79#define  PCI_CLASS_SUB_CODE_TOO_OLD_NOTVGA      0x00
  80#define  PCI_CLASS_SUB_CODE_TOO_OLD_VGA         0x01
  81#define  PCI_CLASS_SUB_CODE_STORAGE_SCSI        0x00
  82#define  PCI_CLASS_SUB_CODE_STORAGE_IDE         0x01
  83#define  PCI_CLASS_SUB_CODE_STORAGE_FLOPPY      0x02
  84#define  PCI_CLASS_SUB_CODE_STORAGE_IPIBUS      0x03
  85#define  PCI_CLASS_SUB_CODE_STORAGE_RAID        0x04
  86#define  PCI_CLASS_SUB_CODE_STORAGE_ATA         0x05
  87#define  PCI_CLASS_SUB_CODE_STORAGE_SATA        0x06
  88#define  PCI_CLASS_SUB_CODE_STORAGE_SAS         0x07
  89#define  PCI_CLASS_SUB_CODE_STORAGE_OTHER       0x80
  90#define  PCI_CLASS_SUB_CODE_NETWORK_ETHERNET    0x00
  91#define  PCI_CLASS_SUB_CODE_NETWORK_TOKENRING   0x01
  92#define  PCI_CLASS_SUB_CODE_NETWORK_FDDI        0x02
  93#define  PCI_CLASS_SUB_CODE_NETWORK_ATM         0x03
  94#define  PCI_CLASS_SUB_CODE_NETWORK_ISDN        0x04
  95#define  PCI_CLASS_SUB_CODE_NETWORK_WORLDFIP    0x05
  96#define  PCI_CLASS_SUB_CODE_NETWORK_PICMG       0x06
  97#define  PCI_CLASS_SUB_CODE_NETWORK_OTHER       0x80
  98#define  PCI_CLASS_SUB_CODE_DISPLAY_VGA         0x00
  99#define  PCI_CLASS_SUB_CODE_DISPLAY_XGA         0x01
 100#define  PCI_CLASS_SUB_CODE_DISPLAY_3D          0x02
 101#define  PCI_CLASS_SUB_CODE_DISPLAY_OTHER       0x80
 102#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_VIDEO    0x00
 103#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_AUDIO    0x01
 104#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_PHONE    0x02
 105#define  PCI_CLASS_SUB_CODE_MULTIMEDIA_OTHER    0x80
 106#define  PCI_CLASS_SUB_CODE_MEMORY_RAM          0x00
 107#define  PCI_CLASS_SUB_CODE_MEMORY_FLASH        0x01
 108#define  PCI_CLASS_SUB_CODE_MEMORY_OTHER        0x80
 109#define  PCI_CLASS_SUB_CODE_BRIDGE_HOST         0x00
 110#define  PCI_CLASS_SUB_CODE_BRIDGE_ISA          0x01
 111#define  PCI_CLASS_SUB_CODE_BRIDGE_EISA         0x02
 112#define  PCI_CLASS_SUB_CODE_BRIDGE_MCA          0x03
 113#define  PCI_CLASS_SUB_CODE_BRIDGE_PCI          0x04
 114#define  PCI_CLASS_SUB_CODE_BRIDGE_PCMCIA       0x05
 115#define  PCI_CLASS_SUB_CODE_BRIDGE_NUBUS        0x06
 116#define  PCI_CLASS_SUB_CODE_BRIDGE_CARDBUS      0x07
 117#define  PCI_CLASS_SUB_CODE_BRIDGE_RACEWAY      0x08
 118#define  PCI_CLASS_SUB_CODE_BRIDGE_SEMI_PCI     0x09
 119#define  PCI_CLASS_SUB_CODE_BRIDGE_INFINIBAND   0x0A
 120#define  PCI_CLASS_SUB_CODE_BRIDGE_OTHER        0x80
 121#define  PCI_CLASS_SUB_CODE_COMM_SERIAL         0x00
 122#define  PCI_CLASS_SUB_CODE_COMM_PARALLEL       0x01
 123#define  PCI_CLASS_SUB_CODE_COMM_MULTIPORT      0x02
 124#define  PCI_CLASS_SUB_CODE_COMM_MODEM          0x03
 125#define  PCI_CLASS_SUB_CODE_COMM_GPIB           0x04
 126#define  PCI_CLASS_SUB_CODE_COMM_SMARTCARD      0x05
 127#define  PCI_CLASS_SUB_CODE_COMM_OTHER          0x80
 128#define  PCI_CLASS_SUB_CODE_PERIPHERAL_PIC      0x00
 129#define  PCI_CLASS_SUB_CODE_PERIPHERAL_DMA      0x01
 130#define  PCI_CLASS_SUB_CODE_PERIPHERAL_TIMER    0x02
 131#define  PCI_CLASS_SUB_CODE_PERIPHERAL_RTC      0x03
 132#define  PCI_CLASS_SUB_CODE_PERIPHERAL_HOTPLUG  0x04
 133#define  PCI_CLASS_SUB_CODE_PERIPHERAL_SD       0x05
 134#define  PCI_CLASS_SUB_CODE_PERIPHERAL_OTHER    0x80
 135#define  PCI_CLASS_SUB_CODE_INPUT_KEYBOARD      0x00
 136#define  PCI_CLASS_SUB_CODE_INPUT_DIGITIZER     0x01
 137#define  PCI_CLASS_SUB_CODE_INPUT_MOUSE         0x02
 138#define  PCI_CLASS_SUB_CODE_INPUT_SCANNER       0x03
 139#define  PCI_CLASS_SUB_CODE_INPUT_GAMEPORT      0x04
 140#define  PCI_CLASS_SUB_CODE_INPUT_OTHER         0x80
 141#define  PCI_CLASS_SUB_CODE_DOCKING_GENERIC     0x00
 142#define  PCI_CLASS_SUB_CODE_DOCKING_OTHER       0x80
 143#define  PCI_CLASS_SUB_CODE_PROCESSOR_386       0x00
 144#define  PCI_CLASS_SUB_CODE_PROCESSOR_486       0x01
 145#define  PCI_CLASS_SUB_CODE_PROCESSOR_PENTIUM   0x02
 146#define  PCI_CLASS_SUB_CODE_PROCESSOR_ALPHA     0x10
 147#define  PCI_CLASS_SUB_CODE_PROCESSOR_POWERPC   0x20
 148#define  PCI_CLASS_SUB_CODE_PROCESSOR_MIPS      0x30
 149#define  PCI_CLASS_SUB_CODE_PROCESSOR_COPROC    0x40
 150#define  PCI_CLASS_SUB_CODE_SERIAL_1394         0x00
 151#define  PCI_CLASS_SUB_CODE_SERIAL_ACCESSBUS    0x01
 152#define  PCI_CLASS_SUB_CODE_SERIAL_SSA          0x02
 153#define  PCI_CLASS_SUB_CODE_SERIAL_USB          0x03
 154#define  PCI_CLASS_SUB_CODE_SERIAL_FIBRECHAN    0x04
 155#define  PCI_CLASS_SUB_CODE_SERIAL_SMBUS        0x05
 156#define  PCI_CLASS_SUB_CODE_SERIAL_INFINIBAND   0x06
 157#define  PCI_CLASS_SUB_CODE_SERIAL_IPMI         0x07
 158#define  PCI_CLASS_SUB_CODE_SERIAL_SERCOS       0x08
 159#define  PCI_CLASS_SUB_CODE_SERIAL_CANBUS       0x09
 160#define  PCI_CLASS_SUB_CODE_WIRELESS_IRDA       0x00
 161#define  PCI_CLASS_SUB_CODE_WIRELESS_IR         0x01
 162#define  PCI_CLASS_SUB_CODE_WIRELESS_RF         0x10
 163#define  PCI_CLASS_SUB_CODE_WIRELESS_BLUETOOTH  0x11
 164#define  PCI_CLASS_SUB_CODE_WIRELESS_BROADBAND  0x12
 165#define  PCI_CLASS_SUB_CODE_WIRELESS_80211A     0x20
 166#define  PCI_CLASS_SUB_CODE_WIRELESS_80211B     0x21
 167#define  PCI_CLASS_SUB_CODE_WIRELESS_OTHER      0x80
 168#define  PCI_CLASS_SUB_CODE_I2O_V1_0            0x00
 169#define  PCI_CLASS_SUB_CODE_SATELLITE_TV        0x01
 170#define  PCI_CLASS_SUB_CODE_SATELLITE_AUDIO     0x02
 171#define  PCI_CLASS_SUB_CODE_SATELLITE_VOICE     0x03
 172#define  PCI_CLASS_SUB_CODE_SATELLITE_DATA      0x04
 173#define  PCI_CLASS_SUB_CODE_CRYPTO_NETWORK      0x00
 174#define  PCI_CLASS_SUB_CODE_CRYPTO_ENTERTAINMENT 0x10
 175#define  PCI_CLASS_SUB_CODE_CRYPTO_OTHER        0x80
 176#define  PCI_CLASS_SUB_CODE_DATA_DPIO           0x00
 177#define  PCI_CLASS_SUB_CODE_DATA_PERFCNTR       0x01
 178#define  PCI_CLASS_SUB_CODE_DATA_COMMSYNC       0x10
 179#define  PCI_CLASS_SUB_CODE_DATA_MGMT           0x20
 180#define  PCI_CLASS_SUB_CODE_DATA_OTHER          0x80
 181
 182#define PCI_CACHE_LINE_SIZE     0x0c    /* 8 bits */
 183#define PCI_LATENCY_TIMER       0x0d    /* 8 bits */
 184#define PCI_HEADER_TYPE         0x0e    /* 8 bits */
 185#define  PCI_HEADER_TYPE_NORMAL 0
 186#define  PCI_HEADER_TYPE_BRIDGE 1
 187#define  PCI_HEADER_TYPE_CARDBUS 2
 188
 189#define PCI_BIST                0x0f    /* 8 bits */
 190#define PCI_BIST_CODE_MASK      0x0f    /* Return result */
 191#define PCI_BIST_START          0x40    /* 1 to start BIST, 2 secs or less */
 192#define PCI_BIST_CAPABLE        0x80    /* 1 if BIST capable */
 193
 194/*
 195 * Base addresses specify locations in memory or I/O space.
 196 * Decoded size can be determined by writing a value of
 197 * 0xffffffff to the register, and reading it back.  Only
 198 * 1 bits are decoded.
 199 */
 200#define PCI_BASE_ADDRESS_0      0x10    /* 32 bits */
 201#define PCI_BASE_ADDRESS_1      0x14    /* 32 bits [htype 0,1 only] */
 202#define PCI_BASE_ADDRESS_2      0x18    /* 32 bits [htype 0 only] */
 203#define PCI_BASE_ADDRESS_3      0x1c    /* 32 bits */
 204#define PCI_BASE_ADDRESS_4      0x20    /* 32 bits */
 205#define PCI_BASE_ADDRESS_5      0x24    /* 32 bits */
 206#define  PCI_BASE_ADDRESS_SPACE 0x01    /* 0 = memory, 1 = I/O */
 207#define  PCI_BASE_ADDRESS_SPACE_IO 0x01
 208#define  PCI_BASE_ADDRESS_SPACE_MEMORY 0x00
 209#define  PCI_BASE_ADDRESS_MEM_TYPE_MASK 0x06
 210#define  PCI_BASE_ADDRESS_MEM_TYPE_32   0x00    /* 32 bit address */
 211#define  PCI_BASE_ADDRESS_MEM_TYPE_1M   0x02    /* Below 1M [obsolete] */
 212#define  PCI_BASE_ADDRESS_MEM_TYPE_64   0x04    /* 64 bit address */
 213#define  PCI_BASE_ADDRESS_MEM_PREFETCH  0x08    /* prefetchable? */
 214#define  PCI_BASE_ADDRESS_MEM_MASK      (~0x0fULL)
 215#define  PCI_BASE_ADDRESS_IO_MASK       (~0x03ULL)
 216/* bit 1 is reserved if address_space = 1 */
 217
 218/* Convert a regsister address (e.g. PCI_BASE_ADDRESS_1) to a bar # (e.g. 1) */
 219#define pci_offset_to_barnum(offset)    \
 220                (((offset) - PCI_BASE_ADDRESS_0) / sizeof(u32))
 221
 222/* Header type 0 (normal devices) */
 223#define PCI_CARDBUS_CIS         0x28
 224#define PCI_SUBSYSTEM_VENDOR_ID 0x2c
 225#define PCI_SUBSYSTEM_ID        0x2e
 226#define PCI_ROM_ADDRESS         0x30    /* Bits 31..11 are address, 10..1 reserved */
 227#define  PCI_ROM_ADDRESS_ENABLE 0x01
 228#define PCI_ROM_ADDRESS_MASK    (~0x7ffULL)
 229
 230#define PCI_CAPABILITY_LIST     0x34    /* Offset of first capability list entry */
 231
 232/* 0x35-0x3b are reserved */
 233#define PCI_INTERRUPT_LINE      0x3c    /* 8 bits */
 234#define PCI_INTERRUPT_PIN       0x3d    /* 8 bits */
 235#define PCI_MIN_GNT             0x3e    /* 8 bits */
 236#define PCI_MAX_LAT             0x3f    /* 8 bits */
 237
 238#define PCI_INTERRUPT_LINE_DISABLE      0xff
 239
 240/* Header type 1 (PCI-to-PCI bridges) */
 241#define PCI_PRIMARY_BUS         0x18    /* Primary bus number */
 242#define PCI_SECONDARY_BUS       0x19    /* Secondary bus number */
 243#define PCI_SUBORDINATE_BUS     0x1a    /* Highest bus number behind the bridge */
 244#define PCI_SEC_LATENCY_TIMER   0x1b    /* Latency timer for secondary interface */
 245#define PCI_IO_BASE             0x1c    /* I/O range behind the bridge */
 246#define PCI_IO_LIMIT            0x1d
 247#define  PCI_IO_RANGE_TYPE_MASK 0x0f    /* I/O bridging type */
 248#define  PCI_IO_RANGE_TYPE_16   0x00
 249#define  PCI_IO_RANGE_TYPE_32   0x01
 250#define  PCI_IO_RANGE_MASK      ~0x0f
 251#define PCI_SEC_STATUS          0x1e    /* Secondary status register, only bit 14 used */
 252#define PCI_MEMORY_BASE         0x20    /* Memory range behind */
 253#define PCI_MEMORY_LIMIT        0x22
 254#define  PCI_MEMORY_RANGE_TYPE_MASK 0x0f
 255#define  PCI_MEMORY_RANGE_MASK  ~0x0f
 256#define PCI_PREF_MEMORY_BASE    0x24    /* Prefetchable memory range behind */
 257#define PCI_PREF_MEMORY_LIMIT   0x26
 258#define  PCI_PREF_RANGE_TYPE_MASK 0x0f
 259#define  PCI_PREF_RANGE_TYPE_32 0x00
 260#define  PCI_PREF_RANGE_TYPE_64 0x01
 261#define  PCI_PREF_RANGE_MASK    ~0x0f
 262#define PCI_PREF_BASE_UPPER32   0x28    /* Upper half of prefetchable memory range */
 263#define PCI_PREF_LIMIT_UPPER32  0x2c
 264#define PCI_IO_BASE_UPPER16     0x30    /* Upper half of I/O addresses */
 265#define PCI_IO_LIMIT_UPPER16    0x32
 266/* 0x34 same as for htype 0 */
 267/* 0x35-0x3b is reserved */
 268#define PCI_ROM_ADDRESS1        0x38    /* Same as PCI_ROM_ADDRESS, but for htype 1 */
 269/* 0x3c-0x3d are same as for htype 0 */
 270#define PCI_BRIDGE_CONTROL      0x3e
 271#define  PCI_BRIDGE_CTL_PARITY  0x01    /* Enable parity detection on secondary interface */
 272#define  PCI_BRIDGE_CTL_SERR    0x02    /* The same for SERR forwarding */
 273#define  PCI_BRIDGE_CTL_NO_ISA  0x04    /* Disable bridging of ISA ports */
 274#define  PCI_BRIDGE_CTL_VGA     0x08    /* Forward VGA addresses */
 275#define  PCI_BRIDGE_CTL_MASTER_ABORT 0x20  /* Report master aborts */
 276#define  PCI_BRIDGE_CTL_BUS_RESET 0x40  /* Secondary bus reset */
 277#define  PCI_BRIDGE_CTL_FAST_BACK 0x80  /* Fast Back2Back enabled on secondary interface */
 278
 279/* Header type 2 (CardBus bridges) */
 280#define PCI_CB_CAPABILITY_LIST  0x14
 281/* 0x15 reserved */
 282#define PCI_CB_SEC_STATUS       0x16    /* Secondary status */
 283#define PCI_CB_PRIMARY_BUS      0x18    /* PCI bus number */
 284#define PCI_CB_CARD_BUS         0x19    /* CardBus bus number */
 285#define PCI_CB_SUBORDINATE_BUS  0x1a    /* Subordinate bus number */
 286#define PCI_CB_LATENCY_TIMER    0x1b    /* CardBus latency timer */
 287#define PCI_CB_MEMORY_BASE_0    0x1c
 288#define PCI_CB_MEMORY_LIMIT_0   0x20
 289#define PCI_CB_MEMORY_BASE_1    0x24
 290#define PCI_CB_MEMORY_LIMIT_1   0x28
 291#define PCI_CB_IO_BASE_0        0x2c
 292#define PCI_CB_IO_BASE_0_HI     0x2e
 293#define PCI_CB_IO_LIMIT_0       0x30
 294#define PCI_CB_IO_LIMIT_0_HI    0x32
 295#define PCI_CB_IO_BASE_1        0x34
 296#define PCI_CB_IO_BASE_1_HI     0x36
 297#define PCI_CB_IO_LIMIT_1       0x38
 298#define PCI_CB_IO_LIMIT_1_HI    0x3a
 299#define  PCI_CB_IO_RANGE_MASK   ~0x03
 300/* 0x3c-0x3d are same as for htype 0 */
 301#define PCI_CB_BRIDGE_CONTROL   0x3e
 302#define  PCI_CB_BRIDGE_CTL_PARITY       0x01    /* Similar to standard bridge control register */
 303#define  PCI_CB_BRIDGE_CTL_SERR         0x02
 304#define  PCI_CB_BRIDGE_CTL_ISA          0x04
 305#define  PCI_CB_BRIDGE_CTL_VGA          0x08
 306#define  PCI_CB_BRIDGE_CTL_MASTER_ABORT 0x20
 307#define  PCI_CB_BRIDGE_CTL_CB_RESET     0x40    /* CardBus reset */
 308#define  PCI_CB_BRIDGE_CTL_16BIT_INT    0x80    /* Enable interrupt for 16-bit cards */
 309#define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM0 0x100  /* Prefetch enable for both memory regions */
 310#define  PCI_CB_BRIDGE_CTL_PREFETCH_MEM1 0x200
 311#define  PCI_CB_BRIDGE_CTL_POST_WRITES  0x400
 312#define PCI_CB_SUBSYSTEM_VENDOR_ID 0x40
 313#define PCI_CB_SUBSYSTEM_ID     0x42
 314#define PCI_CB_LEGACY_MODE_BASE 0x44    /* 16-bit PC Card legacy mode base address (ExCa) */
 315/* 0x48-0x7f reserved */
 316
 317/* Capability lists */
 318
 319#define PCI_CAP_LIST_ID         0       /* Capability ID */
 320#define  PCI_CAP_ID_PM          0x01    /* Power Management */
 321#define  PCI_CAP_ID_AGP         0x02    /* Accelerated Graphics Port */
 322#define  PCI_CAP_ID_VPD         0x03    /* Vital Product Data */
 323#define  PCI_CAP_ID_SLOTID      0x04    /* Slot Identification */
 324#define  PCI_CAP_ID_MSI         0x05    /* Message Signalled Interrupts */
 325#define  PCI_CAP_ID_CHSWP       0x06    /* CompactPCI HotSwap */
 326#define  PCI_CAP_ID_PCIX        0x07    /* PCI-X */
 327#define  PCI_CAP_ID_HT          0x08    /* HyperTransport */
 328#define  PCI_CAP_ID_VNDR        0x09    /* Vendor-Specific */
 329#define  PCI_CAP_ID_DBG         0x0A    /* Debug port */
 330#define  PCI_CAP_ID_CCRC        0x0B    /* CompactPCI Central Resource Control */
 331#define  PCI_CAP_ID_SHPC        0x0C    /* PCI Standard Hot-Plug Controller */
 332#define  PCI_CAP_ID_SSVID       0x0D    /* Bridge subsystem vendor/device ID */
 333#define  PCI_CAP_ID_AGP3        0x0E    /* AGP Target PCI-PCI bridge */
 334#define  PCI_CAP_ID_SECDEV      0x0F    /* Secure Device */
 335#define  PCI_CAP_ID_EXP         0x10    /* PCI Express */
 336#define  PCI_CAP_ID_MSIX        0x11    /* MSI-X */
 337#define  PCI_CAP_ID_SATA        0x12    /* SATA Data/Index Conf. */
 338#define  PCI_CAP_ID_AF          0x13    /* PCI Advanced Features */
 339#define  PCI_CAP_ID_EA          0x14    /* PCI Enhanced Allocation */
 340#define  PCI_CAP_ID_MAX         PCI_CAP_ID_EA
 341#define PCI_CAP_LIST_NEXT       1       /* Next capability in the list */
 342#define PCI_CAP_FLAGS           2       /* Capability defined flags (16 bits) */
 343#define PCI_CAP_SIZEOF          4
 344
 345/* Power Management Registers */
 346
 347#define  PCI_PM_CAP_VER_MASK    0x0007  /* Version */
 348#define  PCI_PM_CAP_PME_CLOCK   0x0008  /* PME clock required */
 349#define  PCI_PM_CAP_AUX_POWER   0x0010  /* Auxilliary power support */
 350#define  PCI_PM_CAP_DSI         0x0020  /* Device specific initialization */
 351#define  PCI_PM_CAP_D1          0x0200  /* D1 power state support */
 352#define  PCI_PM_CAP_D2          0x0400  /* D2 power state support */
 353#define  PCI_PM_CAP_PME         0x0800  /* PME pin supported */
 354#define PCI_PM_CTRL             4       /* PM control and status register */
 355#define  PCI_PM_CTRL_STATE_MASK 0x0003  /* Current power state (D0 to D3) */
 356#define  PCI_PM_CTRL_PME_ENABLE 0x0100  /* PME pin enable */
 357#define  PCI_PM_CTRL_DATA_SEL_MASK      0x1e00  /* Data select (??) */
 358#define  PCI_PM_CTRL_DATA_SCALE_MASK    0x6000  /* Data scale (??) */
 359#define  PCI_PM_CTRL_PME_STATUS 0x8000  /* PME pin status */
 360#define PCI_PM_PPB_EXTENSIONS   6       /* PPB support extensions (??) */
 361#define  PCI_PM_PPB_B2_B3       0x40    /* Stop clock when in D3hot (??) */
 362#define  PCI_PM_BPCC_ENABLE     0x80    /* Bus power/clock control enable (??) */
 363#define PCI_PM_DATA_REGISTER    7       /* (??) */
 364#define PCI_PM_SIZEOF           8
 365
 366/* AGP registers */
 367
 368#define PCI_AGP_VERSION         2       /* BCD version number */
 369#define PCI_AGP_RFU             3       /* Rest of capability flags */
 370#define PCI_AGP_STATUS          4       /* Status register */
 371#define  PCI_AGP_STATUS_RQ_MASK 0xff000000      /* Maximum number of requests - 1 */
 372#define  PCI_AGP_STATUS_SBA     0x0200  /* Sideband addressing supported */
 373#define  PCI_AGP_STATUS_64BIT   0x0020  /* 64-bit addressing supported */
 374#define  PCI_AGP_STATUS_FW      0x0010  /* FW transfers supported */
 375#define  PCI_AGP_STATUS_RATE4   0x0004  /* 4x transfer rate supported */
 376#define  PCI_AGP_STATUS_RATE2   0x0002  /* 2x transfer rate supported */
 377#define  PCI_AGP_STATUS_RATE1   0x0001  /* 1x transfer rate supported */
 378#define PCI_AGP_COMMAND         8       /* Control register */
 379#define  PCI_AGP_COMMAND_RQ_MASK 0xff000000  /* Master: Maximum number of requests */
 380#define  PCI_AGP_COMMAND_SBA    0x0200  /* Sideband addressing enabled */
 381#define  PCI_AGP_COMMAND_AGP    0x0100  /* Allow processing of AGP transactions */
 382#define  PCI_AGP_COMMAND_64BIT  0x0020  /* Allow processing of 64-bit addresses */
 383#define  PCI_AGP_COMMAND_FW     0x0010  /* Force FW transfers */
 384#define  PCI_AGP_COMMAND_RATE4  0x0004  /* Use 4x rate */
 385#define  PCI_AGP_COMMAND_RATE2  0x0002  /* Use 4x rate */
 386#define  PCI_AGP_COMMAND_RATE1  0x0001  /* Use 4x rate */
 387#define PCI_AGP_SIZEOF          12
 388
 389/* PCI-X registers */
 390
 391#define  PCI_X_CMD_DPERR_E      0x0001  /* Data Parity Error Recovery Enable */
 392#define  PCI_X_CMD_ERO          0x0002  /* Enable Relaxed Ordering */
 393#define  PCI_X_CMD_MAX_READ     0x0000  /* Max Memory Read Byte Count */
 394#define  PCI_X_CMD_MAX_SPLIT    0x0030  /* Max Outstanding Split Transactions */
 395#define  PCI_X_CMD_VERSION(x)   (((x) >> 12) & 3) /* Version */
 396
 397
 398/* Slot Identification */
 399
 400#define PCI_SID_ESR             2       /* Expansion Slot Register */
 401#define  PCI_SID_ESR_NSLOTS     0x1f    /* Number of expansion slots available */
 402#define  PCI_SID_ESR_FIC        0x20    /* First In Chassis Flag */
 403#define PCI_SID_CHASSIS_NR      3       /* Chassis Number */
 404
 405/* Message Signalled Interrupts registers */
 406
 407#define PCI_MSI_FLAGS           2       /* Various flags */
 408#define  PCI_MSI_FLAGS_64BIT    0x80    /* 64-bit addresses allowed */
 409#define  PCI_MSI_FLAGS_QSIZE    0x70    /* Message queue size configured */
 410#define  PCI_MSI_FLAGS_QMASK    0x0e    /* Maximum queue size available */
 411#define  PCI_MSI_FLAGS_ENABLE   0x01    /* MSI feature enabled */
 412#define  PCI_MSI_FLAGS_MASKBIT  0x0100  /* Per-vector masking capable */
 413#define PCI_MSI_RFU             3       /* Rest of capability flags */
 414#define PCI_MSI_ADDRESS_LO      4       /* Lower 32 bits */
 415#define PCI_MSI_ADDRESS_HI      8       /* Upper 32 bits (if PCI_MSI_FLAGS_64BIT set) */
 416#define PCI_MSI_DATA_32         8       /* 16 bits of data for 32-bit devices */
 417#define PCI_MSI_DATA_64         12      /* 16 bits of data for 64-bit devices */
 418
 419#define PCI_MAX_PCI_DEVICES     32
 420#define PCI_MAX_PCI_FUNCTIONS   8
 421
 422#define PCI_FIND_CAP_TTL 0x48
 423#define CAP_START_POS 0x40
 424
 425/* Extended Capabilities (PCI-X 2.0 and Express) */
 426#define PCI_EXT_CAP_ID(header)          (header & 0x0000ffff)
 427#define PCI_EXT_CAP_VER(header)         ((header >> 16) & 0xf)
 428#define PCI_EXT_CAP_NEXT(header)        ((header >> 20) & 0xffc)
 429
 430#define PCI_EXT_CAP_ID_ERR      0x01    /* Advanced Error Reporting */
 431#define PCI_EXT_CAP_ID_VC       0x02    /* Virtual Channel Capability */
 432#define PCI_EXT_CAP_ID_DSN      0x03    /* Device Serial Number */
 433#define PCI_EXT_CAP_ID_PWR      0x04    /* Power Budgeting */
 434#define PCI_EXT_CAP_ID_RCLD     0x05    /* Root Complex Link Declaration */
 435#define PCI_EXT_CAP_ID_RCILC    0x06    /* Root Complex Internal Link Control */
 436#define PCI_EXT_CAP_ID_RCEC     0x07    /* Root Complex Event Collector */
 437#define PCI_EXT_CAP_ID_MFVC     0x08    /* Multi-Function VC Capability */
 438#define PCI_EXT_CAP_ID_VC9      0x09    /* same as _VC */
 439#define PCI_EXT_CAP_ID_RCRB     0x0A    /* Root Complex RB? */
 440#define PCI_EXT_CAP_ID_VNDR     0x0B    /* Vendor-Specific */
 441#define PCI_EXT_CAP_ID_CAC      0x0C    /* Config Access - obsolete */
 442#define PCI_EXT_CAP_ID_ACS      0x0D    /* Access Control Services */
 443#define PCI_EXT_CAP_ID_ARI      0x0E    /* Alternate Routing ID */
 444#define PCI_EXT_CAP_ID_ATS      0x0F    /* Address Translation Services */
 445#define PCI_EXT_CAP_ID_SRIOV    0x10    /* Single Root I/O Virtualization */
 446#define PCI_EXT_CAP_ID_MRIOV    0x11    /* Multi Root I/O Virtualization */
 447#define PCI_EXT_CAP_ID_MCAST    0x12    /* Multicast */
 448#define PCI_EXT_CAP_ID_PRI      0x13    /* Page Request Interface */
 449#define PCI_EXT_CAP_ID_AMD_XXX  0x14    /* Reserved for AMD */
 450#define PCI_EXT_CAP_ID_REBAR    0x15    /* Resizable BAR */
 451#define PCI_EXT_CAP_ID_DPA      0x16    /* Dynamic Power Allocation */
 452#define PCI_EXT_CAP_ID_TPH      0x17    /* TPH Requester */
 453#define PCI_EXT_CAP_ID_LTR      0x18    /* Latency Tolerance Reporting */
 454#define PCI_EXT_CAP_ID_SECPCI   0x19    /* Secondary PCIe Capability */
 455#define PCI_EXT_CAP_ID_PMUX     0x1A    /* Protocol Multiplexing */
 456#define PCI_EXT_CAP_ID_PASID    0x1B    /* Process Address Space ID */
 457#define PCI_EXT_CAP_ID_DPC      0x1D    /* Downstream Port Containment */
 458#define PCI_EXT_CAP_ID_L1SS     0x1E    /* L1 PM Substates */
 459#define PCI_EXT_CAP_ID_PTM      0x1F    /* Precision Time Measurement */
 460#define PCI_EXT_CAP_ID_MAX      PCI_EXT_CAP_ID_PTM
 461
 462/* Enhanced Allocation Registers */
 463#define PCI_EA_NUM_ENT          2       /* Number of Capability Entries */
 464#define  PCI_EA_NUM_ENT_MASK    0x3f    /* Num Entries Mask */
 465#define PCI_EA_FIRST_ENT        4       /* First EA Entry in List */
 466#define  PCI_EA_ES              0x00000007 /* Entry Size */
 467#define  PCI_EA_BEI             0x000000f0 /* BAR Equivalent Indicator */
 468/* 9-14 map to VF BARs 0-5 respectively */
 469#define  PCI_EA_BEI_VF_BAR0     9
 470#define  PCI_EA_BEI_VF_BAR5     14
 471/* Base, MaxOffset registers */
 472/* bit 0 is reserved */
 473#define  PCI_EA_IS_64           0x00000002      /* 64-bit field flag */
 474#define  PCI_EA_FIELD_MASK      0xfffffffc      /* For Base & Max Offset */
 475
 476/* PCI Express capabilities */
 477#define PCI_EXP_FLAGS           2       /* Capabilities register */
 478#define  PCI_EXP_FLAGS_TYPE     0x00f0  /* Device/Port type */
 479#define  PCI_EXP_TYPE_ROOT_PORT 0x4     /* Root Port */
 480#define PCI_EXP_DEVCAP          4       /* Device capabilities */
 481#define  PCI_EXP_DEVCAP_FLR     0x10000000 /* Function Level Reset */
 482#define PCI_EXP_DEVCTL          8       /* Device Control */
 483#define  PCI_EXP_DEVCTL_BCR_FLR 0x8000  /* Bridge Configuration Retry / FLR */
 484#define PCI_EXP_LNKCAP          12      /* Link Capabilities */
 485#define  PCI_EXP_LNKCAP_SLS     0x0000000f /* Supported Link Speeds */
 486#define  PCI_EXP_LNKCAP_MLW     0x000003f0 /* Maximum Link Width */
 487#define  PCI_EXP_LNKCAP_DLLLARC 0x00100000 /* Data Link Layer Link Active Reporting Capable */
 488#define PCI_EXP_LNKSTA          18      /* Link Status */
 489#define  PCI_EXP_LNKSTA_CLS     0x000f  /* Current Link Speed */
 490#define  PCI_EXP_LNKSTA_CLS_2_5GB 0x0001 /* Current Link Speed 2.5GT/s */
 491#define  PCI_EXP_LNKSTA_CLS_5_0GB 0x0002 /* Current Link Speed 5.0GT/s */
 492#define  PCI_EXP_LNKSTA_CLS_8_0GB 0x0003 /* Current Link Speed 8.0GT/s */
 493#define  PCI_EXP_LNKSTA_NLW     0x03f0  /* Negotiated Link Width */
 494#define  PCI_EXP_LNKSTA_NLW_SHIFT 4     /* start of NLW mask in link status */
 495#define  PCI_EXP_LNKSTA_DLLLA   0x2000  /* Data Link Layer Link Active */
 496#define PCI_EXP_SLTCAP          20      /* Slot Capabilities */
 497#define  PCI_EXP_SLTCAP_PSN     0xfff80000 /* Physical Slot Number */
 498#define PCI_EXP_DEVCAP2         36      /* Device Capabilities 2 */
 499#define  PCI_EXP_DEVCAP2_ARI    0x00000020 /* ARI Forwarding Supported */
 500#define PCI_EXP_DEVCTL2         40      /* Device Control 2 */
 501#define  PCI_EXP_DEVCTL2_ARI    0x0020 /* Alternative Routing-ID */
 502
 503#define PCI_EXP_LNKCTL2         48      /* Link Control 2 */
 504/* Single Root I/O Virtualization Registers */
 505#define PCI_SRIOV_CAP           0x04    /* SR-IOV Capabilities */
 506#define PCI_SRIOV_CTRL          0x08    /* SR-IOV Control */
 507#define  PCI_SRIOV_CTRL_VFE     0x01    /* VF Enable */
 508#define  PCI_SRIOV_CTRL_MSE     0x08    /* VF Memory Space Enable */
 509#define  PCI_SRIOV_CTRL_ARI     0x10    /* ARI Capable Hierarchy */
 510#define PCI_SRIOV_INITIAL_VF    0x0c    /* Initial VFs */
 511#define PCI_SRIOV_TOTAL_VF      0x0e    /* Total VFs */
 512#define PCI_SRIOV_NUM_VF        0x10    /* Number of VFs */
 513#define PCI_SRIOV_VF_OFFSET     0x14    /* First VF Offset */
 514#define PCI_SRIOV_VF_STRIDE     0x16    /* Following VF Stride */
 515#define PCI_SRIOV_VF_DID        0x1a    /* VF Device ID */
 516
 517/* Include the ID list */
 518
 519#include <pci_ids.h>
 520
 521#ifndef __ASSEMBLY__
 522
 523#include <dm/pci.h>
 524
 525#ifdef CONFIG_SYS_PCI_64BIT
 526typedef u64 pci_addr_t;
 527typedef u64 pci_size_t;
 528#else
 529typedef unsigned long pci_addr_t;
 530typedef unsigned long pci_size_t;
 531#endif
 532
 533struct pci_region {
 534        pci_addr_t bus_start;   /* Start on the bus */
 535        phys_addr_t phys_start; /* Start in physical address space */
 536        pci_size_t size;        /* Size */
 537        unsigned long flags;    /* Resource flags */
 538
 539        pci_addr_t bus_lower;
 540};
 541
 542#define PCI_REGION_MEM          0x00000000      /* PCI memory space */
 543#define PCI_REGION_IO           0x00000001      /* PCI IO space */
 544#define PCI_REGION_TYPE         0x00000001
 545#define PCI_REGION_PREFETCH     0x00000008      /* prefetchable PCI memory */
 546
 547#define PCI_REGION_SYS_MEMORY   0x00000100      /* System memory */
 548#define PCI_REGION_RO           0x00000200      /* Read-only memory */
 549
 550static inline void pci_set_region(struct pci_region *reg,
 551                                      pci_addr_t bus_start,
 552                                      phys_addr_t phys_start,
 553                                      pci_size_t size,
 554                                      unsigned long flags) {
 555        reg->bus_start  = bus_start;
 556        reg->phys_start = phys_start;
 557        reg->size       = size;
 558        reg->flags      = flags;
 559}
 560
 561typedef int pci_dev_t;
 562
 563#define PCI_BUS(d)              (((d) >> 16) & 0xff)
 564
 565/*
 566 * Please note the difference in DEVFN usage in U-Boot vs Linux. U-Boot
 567 * uses DEVFN in bits 15-8 but Linux instead expects DEVFN in bits 7-0.
 568 * Please see the Linux header include/uapi/linux/pci.h for more details.
 569 * This is relevant for the following macros:
 570 * PCI_DEV, PCI_FUNC, PCI_DEVFN
 571 * The U-Boot macro PCI_DEV is equivalent to the Linux PCI_SLOT version with
 572 * the remark from above (input is in bits 15-8 instead of 7-0.
 573 */
 574#define PCI_DEV(d)              (((d) >> 11) & 0x1f)
 575#define PCI_FUNC(d)             (((d) >> 8) & 0x7)
 576#define PCI_DEVFN(d, f)         ((d) << 11 | (f) << 8)
 577
 578#define PCI_MASK_BUS(bdf)       ((bdf) & 0xffff)
 579#define PCI_ADD_BUS(bus, devfn) (((bus) << 16) | (devfn))
 580#define PCI_BDF(b, d, f)        ((b) << 16 | PCI_DEVFN(d, f))
 581#define PCI_VENDEV(v, d)        (((v) << 16) | (d))
 582#define PCI_ANY_ID              (~0)
 583
 584/* Convert from Linux format to U-Boot format */
 585#define PCI_TO_BDF(val)         ((val) << 8)
 586
 587struct pci_device_id {
 588        unsigned int vendor, device;    /* Vendor and device ID or PCI_ANY_ID */
 589        unsigned int subvendor, subdevice; /* Subsystem ID's or PCI_ANY_ID */
 590        unsigned int class, class_mask; /* (class,subclass,prog-if) triplet */
 591        unsigned long driver_data;      /* Data private to the driver */
 592};
 593
 594struct pci_controller;
 595
 596struct pci_config_table {
 597        unsigned int vendor, device;            /* Vendor and device ID or PCI_ANY_ID */
 598        unsigned int class;                     /* Class ID, or  PCI_ANY_ID */
 599        unsigned int bus;                       /* Bus number, or PCI_ANY_ID */
 600        unsigned int dev;                       /* Device number, or PCI_ANY_ID */
 601        unsigned int func;                      /* Function number, or PCI_ANY_ID */
 602
 603        void (*config_device)(struct pci_controller* hose, pci_dev_t dev,
 604                              struct pci_config_table *);
 605        unsigned long priv[3];
 606};
 607
 608extern void pci_cfgfunc_do_nothing(struct pci_controller* hose, pci_dev_t dev,
 609                                   struct pci_config_table *);
 610extern void pci_cfgfunc_config_device(struct pci_controller* hose, pci_dev_t dev,
 611                                      struct pci_config_table *);
 612
 613#define INDIRECT_TYPE_NO_PCIE_LINK      1
 614
 615/**
 616 * Structure of a PCI controller (host bridge)
 617 *
 618 * With driver model this is dev_get_uclass_priv(bus)
 619 *
 620 * @skip_auto_config_until_reloc: true to avoid auto-config until U-Boot has
 621 *      relocated. Normally if PCI is used before relocation, this happens
 622 *      before relocation also. Some platforms set up static configuration in
 623 *      TPL/SPL to reduce code size and boot time, since these phases only know
 624 *      about a small subset of PCI devices. This is normally false.
 625 */
 626struct pci_controller {
 627#ifdef CONFIG_DM_PCI
 628        struct udevice *bus;
 629        struct udevice *ctlr;
 630        bool skip_auto_config_until_reloc;
 631#else
 632        struct pci_controller *next;
 633#endif
 634
 635        int first_busno;
 636        int last_busno;
 637
 638        volatile unsigned int *cfg_addr;
 639        volatile unsigned char *cfg_data;
 640
 641        int indirect_type;
 642
 643        /*
 644         * TODO(sjg@chromium.org): With driver model we use struct
 645         * pci_controller for both the controller and any bridge devices
 646         * attached to it. But there is only one region list and it is in the
 647         * top-level controller.
 648         *
 649         * This could be changed so that struct pci_controller is only used
 650         * for PCI controllers and a separate UCLASS (or perhaps
 651         * UCLASS_PCI_GENERIC) is used for bridges.
 652         */
 653        struct pci_region *regions;
 654        int region_count;
 655
 656        struct pci_config_table *config_table;
 657
 658        void (*fixup_irq)(struct pci_controller *, pci_dev_t);
 659#ifndef CONFIG_DM_PCI
 660        /* Low-level architecture-dependent routines */
 661        int (*read_byte)(struct pci_controller*, pci_dev_t, int where, u8 *);
 662        int (*read_word)(struct pci_controller*, pci_dev_t, int where, u16 *);
 663        int (*read_dword)(struct pci_controller*, pci_dev_t, int where, u32 *);
 664        int (*write_byte)(struct pci_controller*, pci_dev_t, int where, u8);
 665        int (*write_word)(struct pci_controller*, pci_dev_t, int where, u16);
 666        int (*write_dword)(struct pci_controller*, pci_dev_t, int where, u32);
 667#endif
 668
 669        /* Used by auto config */
 670        struct pci_region *pci_mem, *pci_io, *pci_prefetch;
 671
 672#ifndef CONFIG_DM_PCI
 673        int current_busno;
 674
 675        void *priv_data;
 676#endif
 677};
 678
 679#ifndef CONFIG_DM_PCI
 680static inline void pci_set_ops(struct pci_controller *hose,
 681                                   int (*read_byte)(struct pci_controller*,
 682                                                    pci_dev_t, int where, u8 *),
 683                                   int (*read_word)(struct pci_controller*,
 684                                                    pci_dev_t, int where, u16 *),
 685                                   int (*read_dword)(struct pci_controller*,
 686                                                     pci_dev_t, int where, u32 *),
 687                                   int (*write_byte)(struct pci_controller*,
 688                                                     pci_dev_t, int where, u8),
 689                                   int (*write_word)(struct pci_controller*,
 690                                                     pci_dev_t, int where, u16),
 691                                   int (*write_dword)(struct pci_controller*,
 692                                                      pci_dev_t, int where, u32)) {
 693        hose->read_byte   = read_byte;
 694        hose->read_word   = read_word;
 695        hose->read_dword  = read_dword;
 696        hose->write_byte  = write_byte;
 697        hose->write_word  = write_word;
 698        hose->write_dword = write_dword;
 699}
 700#endif
 701
 702#ifdef CONFIG_PCI_INDIRECT_BRIDGE
 703extern void pci_setup_indirect(struct pci_controller* hose, u32 cfg_addr, u32 cfg_data);
 704#endif
 705
 706#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
 707extern phys_addr_t pci_hose_bus_to_phys(struct pci_controller* hose,
 708                                        pci_addr_t addr, unsigned long flags);
 709extern pci_addr_t pci_hose_phys_to_bus(struct pci_controller* hose,
 710                                        phys_addr_t addr, unsigned long flags);
 711
 712#define pci_phys_to_bus(dev, addr, flags) \
 713        pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
 714#define pci_bus_to_phys(dev, addr, flags) \
 715        pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), (addr), (flags))
 716
 717#define pci_virt_to_bus(dev, addr, flags) \
 718        pci_hose_phys_to_bus(pci_bus_to_hose(PCI_BUS(dev)), \
 719                             (virt_to_phys(addr)), (flags))
 720#define pci_bus_to_virt(dev, addr, flags, len, map_flags) \
 721        map_physmem(pci_hose_bus_to_phys(pci_bus_to_hose(PCI_BUS(dev)), \
 722                                         (addr), (flags)), \
 723                    (len), (map_flags))
 724
 725#define pci_phys_to_mem(dev, addr) \
 726        pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
 727#define pci_mem_to_phys(dev, addr) \
 728        pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
 729#define pci_phys_to_io(dev, addr)  pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
 730#define pci_io_to_phys(dev, addr)  pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
 731
 732#define pci_virt_to_mem(dev, addr) \
 733        pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
 734#define pci_mem_to_virt(dev, addr, len, map_flags) \
 735        pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
 736#define pci_virt_to_io(dev, addr) \
 737        pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
 738#define pci_io_to_virt(dev, addr, len, map_flags) \
 739        pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
 740
 741/* For driver model these are defined in macros in pci_compat.c */
 742extern int pci_hose_read_config_byte(struct pci_controller *hose,
 743                                     pci_dev_t dev, int where, u8 *val);
 744extern int pci_hose_read_config_word(struct pci_controller *hose,
 745                                     pci_dev_t dev, int where, u16 *val);
 746extern int pci_hose_read_config_dword(struct pci_controller *hose,
 747                                      pci_dev_t dev, int where, u32 *val);
 748extern int pci_hose_write_config_byte(struct pci_controller *hose,
 749                                      pci_dev_t dev, int where, u8 val);
 750extern int pci_hose_write_config_word(struct pci_controller *hose,
 751                                      pci_dev_t dev, int where, u16 val);
 752extern int pci_hose_write_config_dword(struct pci_controller *hose,
 753                                       pci_dev_t dev, int where, u32 val);
 754#endif
 755
 756#ifndef CONFIG_DM_PCI
 757extern int pci_read_config_byte(pci_dev_t dev, int where, u8 *val);
 758extern int pci_read_config_word(pci_dev_t dev, int where, u16 *val);
 759extern int pci_read_config_dword(pci_dev_t dev, int where, u32 *val);
 760extern int pci_write_config_byte(pci_dev_t dev, int where, u8 val);
 761extern int pci_write_config_word(pci_dev_t dev, int where, u16 val);
 762extern int pci_write_config_dword(pci_dev_t dev, int where, u32 val);
 763#endif
 764
 765void pciauto_region_init(struct pci_region *res);
 766void pciauto_region_align(struct pci_region *res, pci_size_t size);
 767void pciauto_config_init(struct pci_controller *hose);
 768
 769/**
 770 * pciauto_region_allocate() - Allocate resources from a PCI resource region
 771 *
 772 * Allocates @size bytes from the PCI resource @res. If @supports_64bit is
 773 * false, the result will be guaranteed to fit in 32 bits.
 774 *
 775 * @res:                PCI region to allocate from
 776 * @size:               Amount of bytes to allocate
 777 * @bar:                Returns the PCI bus address of the allocated resource
 778 * @supports_64bit:     Whether to allow allocations above the 32-bit boundary
 779 * @return 0 if successful, -1 on failure
 780 */
 781int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
 782                            pci_addr_t *bar, bool supports_64bit);
 783
 784#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
 785extern int pci_hose_read_config_byte_via_dword(struct pci_controller *hose,
 786                                               pci_dev_t dev, int where, u8 *val);
 787extern int pci_hose_read_config_word_via_dword(struct pci_controller *hose,
 788                                               pci_dev_t dev, int where, u16 *val);
 789extern int pci_hose_write_config_byte_via_dword(struct pci_controller *hose,
 790                                                pci_dev_t dev, int where, u8 val);
 791extern int pci_hose_write_config_word_via_dword(struct pci_controller *hose,
 792                                                pci_dev_t dev, int where, u16 val);
 793
 794extern void *pci_map_bar(pci_dev_t pdev, int bar, int flags);
 795extern void pci_register_hose(struct pci_controller* hose);
 796extern struct pci_controller* pci_bus_to_hose(int bus);
 797extern struct pci_controller *find_hose_by_cfg_addr(void *cfg_addr);
 798extern struct pci_controller *pci_get_hose_head(void);
 799
 800extern int pci_skip_dev(struct pci_controller *hose, pci_dev_t dev);
 801extern int pci_hose_scan(struct pci_controller *hose);
 802extern int pci_hose_scan_bus(struct pci_controller *hose, int bus);
 803
 804extern void pciauto_setup_device(struct pci_controller *hose,
 805                                 pci_dev_t dev, int bars_num,
 806                                 struct pci_region *mem,
 807                                 struct pci_region *prefetch,
 808                                 struct pci_region *io);
 809extern void pciauto_prescan_setup_bridge(struct pci_controller *hose,
 810                                 pci_dev_t dev, int sub_bus);
 811extern void pciauto_postscan_setup_bridge(struct pci_controller *hose,
 812                                 pci_dev_t dev, int sub_bus);
 813extern int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev);
 814
 815extern pci_dev_t pci_find_device (unsigned int vendor, unsigned int device, int index);
 816extern pci_dev_t pci_find_devices (struct pci_device_id *ids, int index);
 817pci_dev_t pci_find_class(unsigned int find_class, int index);
 818
 819extern int pci_hose_find_capability(struct pci_controller *hose, pci_dev_t dev,
 820                                    int cap);
 821extern int pci_hose_find_cap_start(struct pci_controller *hose, pci_dev_t dev,
 822                                   u8 hdr_type);
 823extern int pci_find_cap(struct pci_controller *hose, pci_dev_t dev, int pos,
 824                        int cap);
 825
 826int pci_find_next_ext_capability(struct pci_controller *hose,
 827                                 pci_dev_t dev, int start, int cap);
 828int pci_hose_find_ext_capability(struct pci_controller *hose,
 829                                 pci_dev_t dev, int cap);
 830
 831#ifdef CONFIG_PCI_FIXUP_DEV
 832extern void board_pci_fixup_dev(struct pci_controller *hose, pci_dev_t dev,
 833                                unsigned short vendor,
 834                                unsigned short device,
 835                                unsigned short class);
 836#endif
 837#endif /* !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT) */
 838
 839const char * pci_class_str(u8 class);
 840int pci_last_busno(void);
 841
 842#ifdef CONFIG_MPC85xx
 843extern void pci_mpc85xx_init (struct pci_controller *hose);
 844#endif
 845
 846#ifdef CONFIG_PCIE_IMX
 847extern void imx_pcie_remove(void);
 848#endif
 849
 850#if !defined(CONFIG_DM_PCI) || defined(CONFIG_DM_PCI_COMPAT)
 851/**
 852 * pci_write_bar32() - Write the address of a BAR including control bits
 853 *
 854 * This writes a raw address (with control bits) to a bar. This can be used
 855 * with devices which require hard-coded addresses, not part of the normal
 856 * PCI enumeration process.
 857 *
 858 * @hose:       PCI hose to use
 859 * @dev:        PCI device to update
 860 * @barnum:     BAR number (0-5)
 861 * @addr:       BAR address with control bits
 862 */
 863void pci_write_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum,
 864                     u32 addr);
 865
 866/**
 867 * pci_read_bar32() - read the address of a bar
 868 *
 869 * @hose:       PCI hose to use
 870 * @dev:        PCI device to inspect
 871 * @barnum:     BAR number (0-5)
 872 * @return address of the bar, masking out any control bits
 873 * */
 874u32 pci_read_bar32(struct pci_controller *hose, pci_dev_t dev, int barnum);
 875
 876/**
 877 * pci_hose_find_devices() - Find devices by vendor/device ID
 878 *
 879 * @hose:       PCI hose to search
 880 * @busnum:     Bus number to search
 881 * @ids:        PCI vendor/device IDs to look for, terminated by 0, 0 record
 882 * @indexp:     Pointer to device index to find. To find the first matching
 883 *              device, pass 0; to find the second, pass 1, etc. This
 884 *              parameter is decremented for each non-matching device so
 885 *              can be called repeatedly.
 886 */
 887pci_dev_t pci_hose_find_devices(struct pci_controller *hose, int busnum,
 888                                struct pci_device_id *ids, int *indexp);
 889#endif /* !CONFIG_DM_PCI || CONFIG_DM_PCI_COMPAT */
 890
 891/* Access sizes for PCI reads and writes */
 892enum pci_size_t {
 893        PCI_SIZE_8,
 894        PCI_SIZE_16,
 895        PCI_SIZE_32,
 896};
 897
 898struct udevice;
 899
 900#ifdef CONFIG_DM_PCI
 901/**
 902 * struct pci_child_platdata - information stored about each PCI device
 903 *
 904 * Every device on a PCI bus has this per-child data.
 905 *
 906 * It can be accessed using dev_get_parent_platdata(dev) if dev->parent is a
 907 * PCI bus (i.e. UCLASS_PCI)
 908 *
 909 * @devfn:      Encoded device and function index - see PCI_DEVFN()
 910 * @vendor:     PCI vendor ID (see pci_ids.h)
 911 * @device:     PCI device ID (see pci_ids.h)
 912 * @class:      PCI class, 3 bytes: (base, sub, prog-if)
 913 * @is_virtfn:  True for Virtual Function device
 914 * @pfdev:      Handle to Physical Function device
 915 * @virtid:     Virtual Function Index
 916 */
 917struct pci_child_platdata {
 918        int devfn;
 919        unsigned short vendor;
 920        unsigned short device;
 921        unsigned int class;
 922
 923        /* Variables for CONFIG_PCI_SRIOV */
 924        bool is_virtfn;
 925        struct udevice *pfdev;
 926        int virtid;
 927};
 928
 929/* PCI bus operations */
 930struct dm_pci_ops {
 931        /**
 932         * read_config() - Read a PCI configuration value
 933         *
 934         * PCI buses must support reading and writing configuration values
 935         * so that the bus can be scanned and its devices configured.
 936         *
 937         * Normally PCI_BUS(@bdf) is the same as @bus->seq, but not always.
 938         * If bridges exist it is possible to use the top-level bus to
 939         * access a sub-bus. In that case @bus will be the top-level bus
 940         * and PCI_BUS(bdf) will be a different (higher) value
 941         *
 942         * @bus:        Bus to read from
 943         * @bdf:        Bus, device and function to read
 944         * @offset:     Byte offset within the device's configuration space
 945         * @valuep:     Place to put the returned value
 946         * @size:       Access size
 947         * @return 0 if OK, -ve on error
 948         */
 949        int (*read_config)(const struct udevice *bus, pci_dev_t bdf,
 950                           uint offset, ulong *valuep, enum pci_size_t size);
 951        /**
 952         * write_config() - Write a PCI configuration value
 953         *
 954         * @bus:        Bus to write to
 955         * @bdf:        Bus, device and function to write
 956         * @offset:     Byte offset within the device's configuration space
 957         * @value:      Value to write
 958         * @size:       Access size
 959         * @return 0 if OK, -ve on error
 960         */
 961        int (*write_config)(struct udevice *bus, pci_dev_t bdf, uint offset,
 962                            ulong value, enum pci_size_t size);
 963};
 964
 965/* Get access to a PCI bus' operations */
 966#define pci_get_ops(dev)        ((struct dm_pci_ops *)(dev)->driver->ops)
 967
 968/**
 969 * dm_pci_get_bdf() - Get the BDF value for a device
 970 *
 971 * @dev:        Device to check
 972 * @return bus/device/function value (see PCI_BDF())
 973 */
 974pci_dev_t dm_pci_get_bdf(const struct udevice *dev);
 975
 976/**
 977 * pci_bind_bus_devices() - scan a PCI bus and bind devices
 978 *
 979 * Scan a PCI bus looking for devices. Bind each one that is found. If
 980 * devices are already bound that match the scanned devices, just update the
 981 * child data so that the device can be used correctly (this happens when
 982 * the device tree describes devices we expect to see on the bus).
 983 *
 984 * Devices that are bound in this way will use a generic PCI driver which
 985 * does nothing. The device can still be accessed but will not provide any
 986 * driver interface.
 987 *
 988 * @bus:        Bus containing devices to bind
 989 * @return 0 if OK, -ve on error
 990 */
 991int pci_bind_bus_devices(struct udevice *bus);
 992
 993/**
 994 * pci_auto_config_devices() - configure bus devices ready for use
 995 *
 996 * This works through all devices on a bus by scanning the driver model
 997 * data structures (normally these have been set up by pci_bind_bus_devices()
 998 * earlier).
 999 *
1000 * Space is allocated for each PCI base address register (BAR) so that the
1001 * devices are mapped into memory and I/O space ready for use.
1002 *
1003 * @bus:        Bus containing devices to bind
1004 * @return 0 if OK, -ve on error
1005 */
1006int pci_auto_config_devices(struct udevice *bus);
1007
1008/**
1009 * dm_pci_bus_find_bdf() - Find a device given its PCI bus address
1010 *
1011 * @bdf:        PCI device address: bus, device and function -see PCI_BDF()
1012 * @devp:       Returns the device for this address, if found
1013 * @return 0 if OK, -ENODEV if not found
1014 */
1015int dm_pci_bus_find_bdf(pci_dev_t bdf, struct udevice **devp);
1016
1017/**
1018 * pci_bus_find_devfn() - Find a device on a bus
1019 *
1020 * @find_devfn:         PCI device address (device and function only)
1021 * @devp:       Returns the device for this address, if found
1022 * @return 0 if OK, -ENODEV if not found
1023 */
1024int pci_bus_find_devfn(const struct udevice *bus, pci_dev_t find_devfn,
1025                       struct udevice **devp);
1026
1027/**
1028 * pci_find_first_device() - return the first available PCI device
1029 *
1030 * This function and pci_find_first_device() allow iteration through all
1031 * available PCI devices on all buses. Assuming there are any, this will
1032 * return the first one.
1033 *
1034 * @devp:       Set to the first available device, or NULL if no more are left
1035 *              or we got an error
1036 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1037 */
1038int pci_find_first_device(struct udevice **devp);
1039
1040/**
1041 * pci_find_next_device() - return the next available PCI device
1042 *
1043 * Finds the next available PCI device after the one supplied, or sets @devp
1044 * to NULL if there are no more.
1045 *
1046 * @devp:       On entry, the last device returned. Set to the next available
1047 *              device, or NULL if no more are left or we got an error
1048 * @return 0 if all is OK, -ve on error (e.g. a bus/bridge failed to probe)
1049 */
1050int pci_find_next_device(struct udevice **devp);
1051
1052/**
1053 * pci_get_ff() - Returns a mask for the given access size
1054 *
1055 * @size:       Access size
1056 * @return 0xff for PCI_SIZE_8, 0xffff for PCI_SIZE_16, 0xffffffff for
1057 * PCI_SIZE_32
1058 */
1059int pci_get_ff(enum pci_size_t size);
1060
1061/**
1062 * pci_bus_find_devices () - Find devices on a bus
1063 *
1064 * @bus:        Bus to search
1065 * @ids:        PCI vendor/device IDs to look for, terminated by 0, 0 record
1066 * @indexp:     Pointer to device index to find. To find the first matching
1067 *              device, pass 0; to find the second, pass 1, etc. This
1068 *              parameter is decremented for each non-matching device so
1069 *              can be called repeatedly.
1070 * @devp:       Returns matching device if found
1071 * @return 0 if found, -ENODEV if not
1072 */
1073int pci_bus_find_devices(struct udevice *bus, struct pci_device_id *ids,
1074                         int *indexp, struct udevice **devp);
1075
1076/**
1077 * pci_find_device_id() - Find a device on any bus
1078 *
1079 * @ids:        PCI vendor/device IDs to look for, terminated by 0, 0 record
1080 * @index:      Index number of device to find, 0 for the first match, 1 for
1081 *              the second, etc.
1082 * @devp:       Returns matching device if found
1083 * @return 0 if found, -ENODEV if not
1084 */
1085int pci_find_device_id(struct pci_device_id *ids, int index,
1086                       struct udevice **devp);
1087
1088/**
1089 * dm_pci_hose_probe_bus() - probe a subordinate bus, scanning it for devices
1090 *
1091 * This probes the given bus which causes it to be scanned for devices. The
1092 * devices will be bound but not probed.
1093 *
1094 * @hose specifies the PCI hose that will be used for the scan. This is
1095 * always a top-level bus with uclass UCLASS_PCI. The bus to scan is
1096 * in @bdf, and is a subordinate bus reachable from @hose.
1097 *
1098 * @hose:       PCI hose to scan
1099 * @bdf:        PCI bus address to scan (PCI_BUS(bdf) is the bus number)
1100 * @return 0 if OK, -ve on error
1101 */
1102int dm_pci_hose_probe_bus(struct udevice *bus);
1103
1104/**
1105 * pci_bus_read_config() - Read a configuration value from a device
1106 *
1107 * TODO(sjg@chromium.org): We should be able to pass just a device and have
1108 * it do the right thing. It would be good to have that function also.
1109 *
1110 * @bus:        Bus to read from
1111 * @bdf:        PCI device address: bus, device and function -see PCI_BDF()
1112 * @offset:     Register offset to read
1113 * @valuep:     Place to put the returned value
1114 * @size:       Access size
1115 * @return 0 if OK, -ve on error
1116 */
1117int pci_bus_read_config(const struct udevice *bus, pci_dev_t bdf, int offset,
1118                        unsigned long *valuep, enum pci_size_t size);
1119
1120/**
1121 * pci_bus_write_config() - Write a configuration value to a device
1122 *
1123 * @bus:        Bus to write from
1124 * @bdf:        PCI device address: bus, device and function -see PCI_BDF()
1125 * @offset:     Register offset to write
1126 * @value:      Value to write
1127 * @size:       Access size
1128 * @return 0 if OK, -ve on error
1129 */
1130int pci_bus_write_config(struct udevice *bus, pci_dev_t bdf, int offset,
1131                         unsigned long value, enum pci_size_t size);
1132
1133/**
1134 * pci_bus_clrset_config32() - Update a configuration value for a device
1135 *
1136 * The register at @offset is updated to (oldvalue & ~clr) | set.
1137 *
1138 * @bus:        Bus to access
1139 * @bdf:        PCI device address: bus, device and function -see PCI_BDF()
1140 * @offset:     Register offset to update
1141 * @clr:        Bits to clear
1142 * @set:        Bits to set
1143 * @return 0 if OK, -ve on error
1144 */
1145int pci_bus_clrset_config32(struct udevice *bus, pci_dev_t bdf, int offset,
1146                            u32 clr, u32 set);
1147
1148/**
1149 * Driver model PCI config access functions. Use these in preference to others
1150 * when you have a valid device
1151 */
1152int dm_pci_read_config(const struct udevice *dev, int offset,
1153                       unsigned long *valuep, enum pci_size_t size);
1154
1155int dm_pci_read_config8(const struct udevice *dev, int offset, u8 *valuep);
1156int dm_pci_read_config16(const struct udevice *dev, int offset, u16 *valuep);
1157int dm_pci_read_config32(const struct udevice *dev, int offset, u32 *valuep);
1158
1159int dm_pci_write_config(struct udevice *dev, int offset, unsigned long value,
1160                        enum pci_size_t size);
1161
1162int dm_pci_write_config8(struct udevice *dev, int offset, u8 value);
1163int dm_pci_write_config16(struct udevice *dev, int offset, u16 value);
1164int dm_pci_write_config32(struct udevice *dev, int offset, u32 value);
1165
1166/**
1167 * These permit convenient read/modify/write on PCI configuration. The
1168 * register is updated to (oldvalue & ~clr) | set.
1169 */
1170int dm_pci_clrset_config8(struct udevice *dev, int offset, u32 clr, u32 set);
1171int dm_pci_clrset_config16(struct udevice *dev, int offset, u32 clr, u32 set);
1172int dm_pci_clrset_config32(struct udevice *dev, int offset, u32 clr, u32 set);
1173
1174/*
1175 * The following functions provide access to the above without needing the
1176 * size parameter. We are trying to encourage the use of the 8/16/32-style
1177 * functions, rather than byte/word/dword. But both are supported.
1178 */
1179int pci_write_config32(pci_dev_t pcidev, int offset, u32 value);
1180int pci_write_config16(pci_dev_t pcidev, int offset, u16 value);
1181int pci_write_config8(pci_dev_t pcidev, int offset, u8 value);
1182int pci_read_config32(pci_dev_t pcidev, int offset, u32 *valuep);
1183int pci_read_config16(pci_dev_t pcidev, int offset, u16 *valuep);
1184int pci_read_config8(pci_dev_t pcidev, int offset, u8 *valuep);
1185
1186/**
1187 * pci_generic_mmap_write_config() - Generic helper for writing to
1188 * memory-mapped PCI configuration space.
1189 * @bus: Pointer to the PCI bus
1190 * @addr_f: Callback for calculating the config space address
1191 * @bdf: Identifies the PCI device to access
1192 * @offset: The offset into the device's configuration space
1193 * @value: The value to write
1194 * @size: Indicates the size of access to perform
1195 *
1196 * Write the value @value of size @size from offset @offset within the
1197 * configuration space of the device identified by the bus, device & function
1198 * numbers in @bdf on the PCI bus @bus. The callback function @addr_f is
1199 * responsible for calculating the CPU address of the respective configuration
1200 * space offset.
1201 *
1202 * Return: 0 on success, else -EINVAL
1203 */
1204int pci_generic_mmap_write_config(
1205        const struct udevice *bus,
1206        int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1207                      void **addrp),
1208        pci_dev_t bdf,
1209        uint offset,
1210        ulong value,
1211        enum pci_size_t size);
1212
1213/**
1214 * pci_generic_mmap_read_config() - Generic helper for reading from
1215 * memory-mapped PCI configuration space.
1216 * @bus: Pointer to the PCI bus
1217 * @addr_f: Callback for calculating the config space address
1218 * @bdf: Identifies the PCI device to access
1219 * @offset: The offset into the device's configuration space
1220 * @valuep: A pointer at which to store the read value
1221 * @size: Indicates the size of access to perform
1222 *
1223 * Read a value of size @size from offset @offset within the configuration
1224 * space of the device identified by the bus, device & function numbers in @bdf
1225 * on the PCI bus @bus. The callback function @addr_f is responsible for
1226 * calculating the CPU address of the respective configuration space offset.
1227 *
1228 * Return: 0 on success, else -EINVAL
1229 */
1230int pci_generic_mmap_read_config(
1231        const struct udevice *bus,
1232        int (*addr_f)(const struct udevice *bus, pci_dev_t bdf, uint offset,
1233                      void **addrp),
1234        pci_dev_t bdf,
1235        uint offset,
1236        ulong *valuep,
1237        enum pci_size_t size);
1238
1239#if defined(CONFIG_PCI_SRIOV)
1240/**
1241 * pci_sriov_init() - Scan Virtual Function devices
1242 *
1243 * @pdev:       Physical Function udevice handle
1244 * @vf_en:      Number of Virtual Function devices to enable
1245 * @return 0 on success, -ve on error
1246 */
1247int pci_sriov_init(struct udevice *pdev, int vf_en);
1248
1249/**
1250 * pci_sriov_get_totalvfs() - Get total available Virtual Function devices
1251 *
1252 * @pdev:       Physical Function udevice handle
1253 * @return count on success, -ve on error
1254 */
1255int pci_sriov_get_totalvfs(struct udevice *pdev);
1256#endif
1257
1258#ifdef CONFIG_DM_PCI_COMPAT
1259/* Compatibility with old naming */
1260static inline int pci_write_config_dword(pci_dev_t pcidev, int offset,
1261                                         u32 value)
1262{
1263        return pci_write_config32(pcidev, offset, value);
1264}
1265
1266/* Compatibility with old naming */
1267static inline int pci_write_config_word(pci_dev_t pcidev, int offset,
1268                                        u16 value)
1269{
1270        return pci_write_config16(pcidev, offset, value);
1271}
1272
1273/* Compatibility with old naming */
1274static inline int pci_write_config_byte(pci_dev_t pcidev, int offset,
1275                                        u8 value)
1276{
1277        return pci_write_config8(pcidev, offset, value);
1278}
1279
1280/* Compatibility with old naming */
1281static inline int pci_read_config_dword(pci_dev_t pcidev, int offset,
1282                                        u32 *valuep)
1283{
1284        return pci_read_config32(pcidev, offset, valuep);
1285}
1286
1287/* Compatibility with old naming */
1288static inline int pci_read_config_word(pci_dev_t pcidev, int offset,
1289                                       u16 *valuep)
1290{
1291        return pci_read_config16(pcidev, offset, valuep);
1292}
1293
1294/* Compatibility with old naming */
1295static inline int pci_read_config_byte(pci_dev_t pcidev, int offset,
1296                                       u8 *valuep)
1297{
1298        return pci_read_config8(pcidev, offset, valuep);
1299}
1300#endif /* CONFIG_DM_PCI_COMPAT */
1301
1302/**
1303 * dm_pciauto_config_device() - configure a device ready for use
1304 *
1305 * Space is allocated for each PCI base address register (BAR) so that the
1306 * devices are mapped into memory and I/O space ready for use.
1307 *
1308 * @dev:        Device to configure
1309 * @return 0 if OK, -ve on error
1310 */
1311int dm_pciauto_config_device(struct udevice *dev);
1312
1313/**
1314 * pci_conv_32_to_size() - convert a 32-bit read value to the given size
1315 *
1316 * Some PCI buses must always perform 32-bit reads. The data must then be
1317 * shifted and masked to reflect the required access size and offset. This
1318 * function performs this transformation.
1319 *
1320 * @value:      Value to transform (32-bit value read from @offset & ~3)
1321 * @offset:     Register offset that was read
1322 * @size:       Required size of the result
1323 * @return the value that would have been obtained if the read had been
1324 * performed at the given offset with the correct size
1325 */
1326ulong pci_conv_32_to_size(ulong value, uint offset, enum pci_size_t size);
1327
1328/**
1329 * pci_conv_size_to_32() - update a 32-bit value to prepare for a write
1330 *
1331 * Some PCI buses must always perform 32-bit writes. To emulate a smaller
1332 * write the old 32-bit data must be read, updated with the required new data
1333 * and written back as a 32-bit value. This function performs the
1334 * transformation from the old value to the new value.
1335 *
1336 * @value:      Value to transform (32-bit value read from @offset & ~3)
1337 * @offset:     Register offset that should be written
1338 * @size:       Required size of the write
1339 * @return the value that should be written as a 32-bit access to @offset & ~3.
1340 */
1341ulong pci_conv_size_to_32(ulong old, ulong value, uint offset,
1342                          enum pci_size_t size);
1343
1344/**
1345 * pci_get_controller() - obtain the controller to use for a bus
1346 *
1347 * @dev:        Device to check
1348 * @return pointer to the controller device for this bus
1349 */
1350struct udevice *pci_get_controller(struct udevice *dev);
1351
1352/**
1353 * pci_get_regions() - obtain pointers to all the region types
1354 *
1355 * @dev:        Device to check
1356 * @iop:        Returns a pointer to the I/O region, or NULL if none
1357 * @memp:       Returns a pointer to the memory region, or NULL if none
1358 * @prefp:      Returns a pointer to the pre-fetch region, or NULL if none
1359 * @return the number of non-NULL regions returned, normally 3
1360 */
1361int pci_get_regions(struct udevice *dev, struct pci_region **iop,
1362                    struct pci_region **memp, struct pci_region **prefp);
1363int
1364pci_get_dma_regions(struct udevice *dev, struct pci_region *memp, int index);
1365/**
1366 * dm_pci_write_bar32() - Write the address of a BAR
1367 *
1368 * This writes a raw address to a bar
1369 *
1370 * @dev:        PCI device to update
1371 * @barnum:     BAR number (0-5)
1372 * @addr:       BAR address
1373 */
1374void dm_pci_write_bar32(struct udevice *dev, int barnum, u32 addr);
1375
1376/**
1377 * dm_pci_read_bar32() - read a base address register from a device
1378 *
1379 * @dev:        Device to check
1380 * @barnum:     Bar number to read (numbered from 0)
1381 * @return: value of BAR
1382 */
1383u32 dm_pci_read_bar32(const struct udevice *dev, int barnum);
1384
1385/**
1386 * dm_pci_bus_to_phys() - convert a PCI bus address to a physical address
1387 *
1388 * @dev:        Device containing the PCI address
1389 * @addr:       PCI address to convert
1390 * @flags:      Flags for the region type (PCI_REGION_...)
1391 * @return physical address corresponding to that PCI bus address
1392 */
1393phys_addr_t dm_pci_bus_to_phys(struct udevice *dev, pci_addr_t addr,
1394                               unsigned long flags);
1395
1396/**
1397 * dm_pci_phys_to_bus() - convert a physical address to a PCI bus address
1398 *
1399 * @dev:        Device containing the bus address
1400 * @addr:       Physical address to convert
1401 * @flags:      Flags for the region type (PCI_REGION_...)
1402 * @return PCI bus address corresponding to that physical address
1403 */
1404pci_addr_t dm_pci_phys_to_bus(struct udevice *dev, phys_addr_t addr,
1405                              unsigned long flags);
1406
1407/**
1408 * dm_pci_map_bar() - get a virtual address associated with a BAR region
1409 *
1410 * Looks up a base address register and finds the physical memory address
1411 * that corresponds to it.
1412 * Can be used for 32b BARs 0-5 on type 0 functions and for 32b BARs 0-1 on
1413 * type 1 functions.
1414 * Can also be used on type 0 functions that support Enhanced Allocation for
1415 * 32b/64b BARs.  Note that duplicate BEI entries are not supported.
1416 *
1417 * @dev:        Device to check
1418 * @bar:        Bar register offset (PCI_BASE_ADDRESS_...)
1419 * @flags:      Flags for the region type (PCI_REGION_...)
1420 * @return: pointer to the virtual address to use or 0 on error
1421 */
1422void *dm_pci_map_bar(struct udevice *dev, int bar, int flags);
1423
1424/**
1425 * dm_pci_find_next_capability() - find a capability starting from an offset
1426 *
1427 * Tell if a device supports a given PCI capability. Returns the
1428 * address of the requested capability structure within the device's
1429 * PCI configuration space or 0 in case the device does not support it.
1430 *
1431 * Possible values for @cap:
1432 *
1433 *  %PCI_CAP_ID_MSI     Message Signalled Interrupts
1434 *  %PCI_CAP_ID_PCIX    PCI-X
1435 *  %PCI_CAP_ID_EXP     PCI Express
1436 *  %PCI_CAP_ID_MSIX    MSI-X
1437 *
1438 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1439 *
1440 * @dev:        PCI device to query
1441 * @start:      offset to start from
1442 * @cap:        capability code
1443 * @return:     capability address or 0 if not supported
1444 */
1445int dm_pci_find_next_capability(struct udevice *dev, u8 start, int cap);
1446
1447/**
1448 * dm_pci_find_capability() - find a capability
1449 *
1450 * Tell if a device supports a given PCI capability. Returns the
1451 * address of the requested capability structure within the device's
1452 * PCI configuration space or 0 in case the device does not support it.
1453 *
1454 * Possible values for @cap:
1455 *
1456 *  %PCI_CAP_ID_MSI     Message Signalled Interrupts
1457 *  %PCI_CAP_ID_PCIX    PCI-X
1458 *  %PCI_CAP_ID_EXP     PCI Express
1459 *  %PCI_CAP_ID_MSIX    MSI-X
1460 *
1461 * See PCI_CAP_ID_xxx for the complete capability ID codes.
1462 *
1463 * @dev:        PCI device to query
1464 * @cap:        capability code
1465 * @return:     capability address or 0 if not supported
1466 */
1467int dm_pci_find_capability(struct udevice *dev, int cap);
1468
1469/**
1470 * dm_pci_find_next_ext_capability() - find an extended capability
1471 *                                     starting from an offset
1472 *
1473 * Tell if a device supports a given PCI express extended capability.
1474 * Returns the address of the requested extended capability structure
1475 * within the device's PCI configuration space or 0 in case the device
1476 * does not support it.
1477 *
1478 * Possible values for @cap:
1479 *
1480 *  %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1481 *  %PCI_EXT_CAP_ID_VC  Virtual Channel
1482 *  %PCI_EXT_CAP_ID_DSN Device Serial Number
1483 *  %PCI_EXT_CAP_ID_PWR Power Budgeting
1484 *
1485 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1486 *
1487 * @dev:        PCI device to query
1488 * @start:      offset to start from
1489 * @cap:        extended capability code
1490 * @return:     extended capability address or 0 if not supported
1491 */
1492int dm_pci_find_next_ext_capability(struct udevice *dev, int start, int cap);
1493
1494/**
1495 * dm_pci_find_ext_capability() - find an extended capability
1496 *
1497 * Tell if a device supports a given PCI express extended capability.
1498 * Returns the address of the requested extended capability structure
1499 * within the device's PCI configuration space or 0 in case the device
1500 * does not support it.
1501 *
1502 * Possible values for @cap:
1503 *
1504 *  %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
1505 *  %PCI_EXT_CAP_ID_VC  Virtual Channel
1506 *  %PCI_EXT_CAP_ID_DSN Device Serial Number
1507 *  %PCI_EXT_CAP_ID_PWR Power Budgeting
1508 *
1509 * See PCI_EXT_CAP_ID_xxx for the complete extended capability ID codes.
1510 *
1511 * @dev:        PCI device to query
1512 * @cap:        extended capability code
1513 * @return:     extended capability address or 0 if not supported
1514 */
1515int dm_pci_find_ext_capability(struct udevice *dev, int cap);
1516
1517/**
1518 * dm_pci_flr() - Perform FLR if the device suppoorts it
1519 *
1520 * @dev:        PCI device to reset
1521 * @return:     0 if OK, -ENOENT if FLR is not supported by dev
1522 */
1523int dm_pci_flr(struct udevice *dev);
1524
1525#define dm_pci_virt_to_bus(dev, addr, flags) \
1526        dm_pci_phys_to_bus(dev, (virt_to_phys(addr)), (flags))
1527#define dm_pci_bus_to_virt(dev, addr, flags, len, map_flags) \
1528        map_physmem(dm_pci_bus_to_phys(dev, (addr), (flags)), \
1529                    (len), (map_flags))
1530
1531#define dm_pci_phys_to_mem(dev, addr) \
1532        dm_pci_phys_to_bus((dev), (addr), PCI_REGION_MEM)
1533#define dm_pci_mem_to_phys(dev, addr) \
1534        dm_pci_bus_to_phys((dev), (addr), PCI_REGION_MEM)
1535#define dm_pci_phys_to_io(dev, addr) \
1536        dm_pci_phys_to_bus((dev), (addr), PCI_REGION_IO)
1537#define dm_pci_io_to_phys(dev, addr) \
1538        dm_pci_bus_to_phys((dev), (addr), PCI_REGION_IO)
1539
1540#define dm_pci_virt_to_mem(dev, addr) \
1541        dm_pci_virt_to_bus((dev), (addr), PCI_REGION_MEM)
1542#define dm_pci_mem_to_virt(dev, addr, len, map_flags) \
1543        dm_pci_bus_to_virt((dev), (addr), PCI_REGION_MEM, (len), (map_flags))
1544#define dm_pci_virt_to_io(dev, addr) \
1545        dm_pci_virt_to_bus((dev), (addr), PCI_REGION_IO)
1546#define dm_pci_io_to_virt(dev, addr, len, map_flags) \
1547        dm_pci_bus_to_virt((dev), (addr), PCI_REGION_IO, (len), (map_flags))
1548
1549/**
1550 * dm_pci_find_device() - find a device by vendor/device ID
1551 *
1552 * @vendor:     Vendor ID
1553 * @device:     Device ID
1554 * @index:      0 to find the first match, 1 for second, etc.
1555 * @devp:       Returns pointer to the device, if found
1556 * @return 0 if found, -ve on error
1557 */
1558int dm_pci_find_device(unsigned int vendor, unsigned int device, int index,
1559                       struct udevice **devp);
1560
1561/**
1562 * dm_pci_find_class() - find a device by class
1563 *
1564 * @find_class: 3-byte (24-bit) class value to find
1565 * @index:      0 to find the first match, 1 for second, etc.
1566 * @devp:       Returns pointer to the device, if found
1567 * @return 0 if found, -ve on error
1568 */
1569int dm_pci_find_class(uint find_class, int index, struct udevice **devp);
1570
1571/**
1572 * struct pci_emul_uc_priv - holds info about an emulator device
1573 *
1574 * There is always at most one emulator per client
1575 *
1576 * @client: Client device if any, else NULL
1577 */
1578struct pci_emul_uc_priv {
1579        struct udevice *client;
1580};
1581
1582/**
1583 * struct dm_pci_emul_ops - PCI device emulator operations
1584 */
1585struct dm_pci_emul_ops {
1586        /**
1587         * read_config() - Read a PCI configuration value
1588         *
1589         * @dev:        Emulated device to read from
1590         * @offset:     Byte offset within the device's configuration space
1591         * @valuep:     Place to put the returned value
1592         * @size:       Access size
1593         * @return 0 if OK, -ve on error
1594         */
1595        int (*read_config)(const struct udevice *dev, uint offset,
1596                           ulong *valuep, enum pci_size_t size);
1597        /**
1598         * write_config() - Write a PCI configuration value
1599         *
1600         * @dev:        Emulated device to write to
1601         * @offset:     Byte offset within the device's configuration space
1602         * @value:      Value to write
1603         * @size:       Access size
1604         * @return 0 if OK, -ve on error
1605         */
1606        int (*write_config)(struct udevice *dev, uint offset, ulong value,
1607                            enum pci_size_t size);
1608        /**
1609         * read_io() - Read a PCI I/O value
1610         *
1611         * @dev:        Emulated device to read from
1612         * @addr:       I/O address to read
1613         * @valuep:     Place to put the returned value
1614         * @size:       Access size
1615         * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1616         *              other -ve value on error
1617         */
1618        int (*read_io)(struct udevice *dev, unsigned int addr, ulong *valuep,
1619                       enum pci_size_t size);
1620        /**
1621         * write_io() - Write a PCI I/O value
1622         *
1623         * @dev:        Emulated device to write from
1624         * @addr:       I/O address to write
1625         * @value:      Value to write
1626         * @size:       Access size
1627         * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1628         *              other -ve value on error
1629         */
1630        int (*write_io)(struct udevice *dev, unsigned int addr,
1631                        ulong value, enum pci_size_t size);
1632        /**
1633         * map_physmem() - Map a device into sandbox memory
1634         *
1635         * @dev:        Emulated device to map
1636         * @addr:       Memory address, normally corresponding to a PCI BAR.
1637         *              The device should have been configured to have a BAR
1638         *              at this address.
1639         * @lenp:       On entry, the size of the area to map, On exit it is
1640         *              updated to the size actually mapped, which may be less
1641         *              if the device has less space
1642         * @ptrp:       Returns a pointer to the mapped address. The device's
1643         *              space can be accessed as @lenp bytes starting here
1644         * @return 0 if OK, -ENOENT if @addr is not mapped by this device,
1645         *              other -ve value on error
1646         */
1647        int (*map_physmem)(struct udevice *dev, phys_addr_t addr,
1648                           unsigned long *lenp, void **ptrp);
1649        /**
1650         * unmap_physmem() - undo a memory mapping
1651         *
1652         * This must be called after map_physmem() to undo the mapping.
1653         * Some devices can use this to check what has been written into
1654         * their mapped memory and perform an operations they require on it.
1655         * In this way, map/unmap can be used as a sort of handshake between
1656         * the emulated device and its users.
1657         *
1658         * @dev:        Emuated device to unmap
1659         * @vaddr:      Mapped memory address, as passed to map_physmem()
1660         * @len:        Size of area mapped, as returned by map_physmem()
1661         * @return 0 if OK, -ve on error
1662         */
1663        int (*unmap_physmem)(struct udevice *dev, const void *vaddr,
1664                             unsigned long len);
1665};
1666
1667/* Get access to a PCI device emulator's operations */
1668#define pci_get_emul_ops(dev)   ((struct dm_pci_emul_ops *)(dev)->driver->ops)
1669
1670/**
1671 * sandbox_pci_get_emul() - Get the emulation device for a PCI device
1672 *
1673 * Searches for a suitable emulator for the given PCI bus device
1674 *
1675 * @bus:        PCI bus to search
1676 * @find_devfn: PCI device and function address (PCI_DEVFN())
1677 * @containerp: Returns container device if found
1678 * @emulp:      Returns emulated device if found
1679 * @return 0 if found, -ENODEV if not found
1680 */
1681int sandbox_pci_get_emul(const struct udevice *bus, pci_dev_t find_devfn,
1682                         struct udevice **containerp, struct udevice **emulp);
1683
1684/**
1685 * sandbox_pci_get_client() - Find the client for an emulation device
1686 *
1687 * @emul:       Emulation device to check
1688 * @devp:       Returns the client device emulated by this device
1689 * @return 0 if OK, -ENOENT if the device has no client yet
1690 */
1691int sandbox_pci_get_client(struct udevice *emul, struct udevice **devp);
1692
1693#endif /* CONFIG_DM_PCI */
1694
1695/**
1696 * PCI_DEVICE - macro used to describe a specific pci device
1697 * @vend: the 16 bit PCI Vendor ID
1698 * @dev: the 16 bit PCI Device ID
1699 *
1700 * This macro is used to create a struct pci_device_id that matches a
1701 * specific device.  The subvendor and subdevice fields will be set to
1702 * PCI_ANY_ID.
1703 */
1704#define PCI_DEVICE(vend, dev) \
1705        .vendor = (vend), .device = (dev), \
1706        .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1707
1708/**
1709 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
1710 * @vend: the 16 bit PCI Vendor ID
1711 * @dev: the 16 bit PCI Device ID
1712 * @subvend: the 16 bit PCI Subvendor ID
1713 * @subdev: the 16 bit PCI Subdevice ID
1714 *
1715 * This macro is used to create a struct pci_device_id that matches a
1716 * specific device with subsystem information.
1717 */
1718#define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
1719        .vendor = (vend), .device = (dev), \
1720        .subvendor = (subvend), .subdevice = (subdev)
1721
1722/**
1723 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
1724 * @dev_class: the class, subclass, prog-if triple for this device
1725 * @dev_class_mask: the class mask for this device
1726 *
1727 * This macro is used to create a struct pci_device_id that matches a
1728 * specific PCI class.  The vendor, device, subvendor, and subdevice
1729 * fields will be set to PCI_ANY_ID.
1730 */
1731#define PCI_DEVICE_CLASS(dev_class, dev_class_mask) \
1732        .class = (dev_class), .class_mask = (dev_class_mask), \
1733        .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
1734        .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
1735
1736/**
1737 * PCI_VDEVICE - macro used to describe a specific pci device in short form
1738 * @vend: the vendor name
1739 * @dev: the 16 bit PCI Device ID
1740 *
1741 * This macro is used to create a struct pci_device_id that matches a
1742 * specific PCI device.  The subvendor, and subdevice fields will be set
1743 * to PCI_ANY_ID. The macro allows the next field to follow as the device
1744 * private data.
1745 */
1746
1747#define PCI_VDEVICE(vend, dev) \
1748        .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
1749        .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
1750
1751/**
1752 * struct pci_driver_entry - Matches a driver to its pci_device_id list
1753 * @driver: Driver to use
1754 * @match: List of match records for this driver, terminated by {}
1755 */
1756struct pci_driver_entry {
1757        struct driver *driver;
1758        const struct pci_device_id *match;
1759};
1760
1761#define U_BOOT_PCI_DEVICE(__name, __match)                              \
1762        ll_entry_declare(struct pci_driver_entry, __name, pci_driver_entry) = {\
1763                .driver = llsym(struct driver, __name, driver), \
1764                .match = __match, \
1765                }
1766
1767#endif /* __ASSEMBLY__ */
1768#endif /* _PCI_H */
1769